

# I<sup>2</sup>C Controlled 3 A Single-Cell Battery Charger With USB Charger Detection for High Input Voltage and Narrow Voltage DC (NVDC) Power Path Management

### **General Description**

The ET95601CX device is a highly-integrated 3 A switch-mode battery charge management and system power path management device for single cell Li-Ion and Li-polymer battery. The low impedance power path optimizes switch-mode operation efficiency, reduces battery charging time and extends battery life during discharging phase. The I<sup>2</sup>C serial interface with charging and system settings makes the device a truly flexible solution.

#### **Features**

- High-Efficiency, 1.5 MHz, Synchronous Switch Mode Buck Charger
  - 92% Charge Efficiency at 2 A from 5 V Input
  - Optimized for USB Voltage Input (5 V)
  - Selectable Low Power Pulse Frequency Modulation (PFM) Mode for Light Load Operations
- Supports USB On-The-Go (OTG)
  - Boost Converter With Up to 1.2 A Output
  - 92% Boost Efficiency at 1 A Output
  - Accurate Constant Current (CC) Limit
  - Soft-Start Up To 500 μF Capacitive Load
  - Output Short Circuit Protection
  - Selectable Low Power PFM Mode for Light Load Operations
- Single Input to Support USB Input and High Voltage Adapters
  - Support 3.9 V to 13.5 V Input Voltage Range With 22 V Absolute Maximum Input Voltage Rating
  - Programmable Input Current Limit (100 mA to 3.2 A With 100 mA Resolution) to Support USB 2.0,
     USB 3.0 Standards and High Voltage Adapters (IINDPM)
  - VINDPM Threshold Automatically Tracks Battery Voltage
  - Auto Detect USB SDP, DCP and Non-Standard Adapters
- High Battery Discharge Efficiency With 19.5 mΩ Battery Discharge MOSFET
- Narrow VDC (NVDC) Power Path Management
  - Instant-On Works with No Battery or Deeply Discharged Battery
  - Ideal Diode Operation in Battery Supplement Mode
- BATFET Control to Support Ship Mode, Wake Up

- Flexible Autonomous and I<sup>2</sup>C Mode for Optimal System Performance
- High Integration Includes All MOSFETs, Current Sensing and Loop Compensation
- 22 µA Low Battery Leakage Current
- High Accuracy
  - ±0.5% Charge Voltage Regulation
  - ±5% at 1.5 A Charge Current Regulation
  - ±10% at 0.9 A Input Current Regulation
- Package: QFN24(4 mm × 4 mm x 0.75 mm)

## **Applications**

- Smart Phones
- Portable Internet Devices and Accessory

### **Pin Configuration**



## **Pin Functions**

| Pir  | )       | <b>-&gt; (-&gt; -(1)</b> |                                                                                             |
|------|---------|--------------------------|---------------------------------------------------------------------------------------------|
| NAME | NO.     | TYPE <sup>(1)</sup>      | DESCRIPTION                                                                                 |
|      | 13      |                          | Battery connection point to the positive terminal of the battery pack. The internal         |
| BAT  | 4.4     | Р                        | BATFET and current sensing is connected between SYS and BAT. Connect a 10                   |
|      | 14      |                          | μF close to the BAT pin.                                                                    |
|      |         |                          | PWM high side driver positive supply. Internally, the BTST pin is connected to the          |
| BTST | 21      | Р                        | cathode of the boost-strap diode. Connect the 0.047 µF bootstrap capacitor from             |
|      |         |                          | SW to BTST.                                                                                 |
| CE   | 9       | DI                       | Charge enable pin. When this pin is driven low, battery charging is enabled.                |
| GND  | 17      | _                        | Ground pins.                                                                                |
|      | 18      |                          | · · · · · · · · · · · · · · · · · · ·                                                       |
|      | -       | 50                       | Open-drain interrupt Output. Connect the INT to a logic rail through 10 kΩ                  |
| INT  | 7       | DO                       | resistor. The INT pin sends an active low, 256 μs pulse to host to report charger           |
|      | 0       |                          | device status and fault.                                                                    |
| NC   | 8<br>10 | _                        | No Connect. Keep the pins float.                                                            |
|      | 10      |                          | Negative line of the USB data line pair. D+/D- based USB host/charging port                 |
| D-   | 3       | AIO                      | detection. The detection includes data contact detection (DCD), primary and                 |
|      | J       | AlO                      | secondary detection in BC1.2 and nonstandard adapters.                                      |
|      |         |                          | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain                 |
| PMID | 23      | DO                       | of HSFET. Put 10 μF ceramic capacitor on PMID to GND.                                       |
|      |         |                          | Positive line of the USB data line pair. D+/D- based USB host/charging port                 |
| D+   | 2       | AIO                      | detection. The detection includes data contact detection (DCD), primary and                 |
|      |         |                          | secondary detection in BC1.2 and nonstandard adapters                                       |
|      |         |                          | BATFET enable/reset control input. When BATFET is in ship mode, a logic low of              |
|      |         |                          | tshipmode duration turns on BATFET to exit shipping mode. When VBUS is not                  |
| QON  | 12      | DI                       | plugge D- in, a logic low of t <sub>QON_RST</sub> (minimum 8 s) duration resets SYS (system |
| QON  | 12      | Di                       | power) by turning BATFET off for tbatfet_rst (minimum 250 ms) and then                      |
|      |         |                          | re-enable BATFET to provide full system power reset. The pin contains an                    |
|      |         |                          | internal pull-up to maintain default high logic.                                            |
|      |         |                          | LSFET driver and internal supply output. Internally, REGN is connected to the               |
| REGN | 22      | Р                        | anode of the boost-strap diode.Connect a 4.7 µF (10 V rating) ceramic capacitor             |
|      |         |                          | from REGN to GND. The capacitor should be placed close to the IC.                           |
| SCL  | 5       | DI                       | I <sup>2</sup> C interface clock. Connect SCL to the logic rail through a 10 kΩ resistor.   |
| SDA  | 6       | DIO                      | $I^2$ C interface data. Connect SDA to the logic rail through a 10 kΩ resistor.             |

## Pin Functions (Continued)

| Pin     |     | TYPE(1) | DESCRIPTION                                                                             |
|---------|-----|---------|-----------------------------------------------------------------------------------------|
| NAME    | NO. | ITPE    | DESCRIPTION                                                                             |
|         |     |         | Open-drain charge status output. Connect the STAT pin to a logic rail via 10 k $\Omega$ |
|         |     |         | resistor. The STAT pin indicates charger status. Collect a current limit resister       |
|         |     |         | and a LED from a rail to this pin.                                                      |
| STAT    | 4   | DO      | Charge in progress: LOW                                                                 |
|         |     |         | Charge complete or charger in SLEEP mode: HIGH                                          |
|         |     |         | Charge suspend (fault response): 1 Hz, 50% duty cycle Pulses                            |
|         |     |         | This pin can be disabled via STAT_DIS register bit.                                     |
| SW      | 19  | P       | Switching node output. Connected to output inductor. Connect the 0.047 µF               |
| SVV     | 20  | Р       | bootstrap capacitor from SW to BTST.                                                    |
|         | 15  |         | Converter output connection point. The internal current sensing network is              |
| SYS 16  |     | Р       | connected between SYS and BAT. Connect a 20 µF capacitor close to the SYS               |
|         |     |         | pin.                                                                                    |
|         |     |         | Temperature qualification voltage input to support JEITA profile. Connect a             |
|         |     |         | negative temperature coefficient thermistor. Program temperature window with a          |
| TS      | 11  | Al      | resistor divider from REGN to TS to GND. Charge suspends when TS pin is out             |
| 10      | ''  | Ai      | of range. When TS pin is not used, connect a 10 $k\Omega$ resistor from REGN to TS      |
|         |     |         | and connect a 10 $k\Omega$ resistor from TS to GND. It is recommended to use a          |
|         |     |         | 103AT-2 thermistor.                                                                     |
| VAC     | 24  | Al      | Charge input voltage sense. This pin must be connected to VBUS pin.                     |
|         |     |         | Charger input. The internal n-channel reverse block MOSFET (RBFET) is                   |
| VBUS    | 1   | Р       | connected between VBUS and PMID pins. Place a 1µF ceramic capacitor from                |
|         |     |         | VBUS to GND close to device.                                                            |
| Thermal |     |         | Thermal pad and ground reference. This pad is ground reference for the device           |
| Pad     | _   | Р       | and it is also the thermal pad used to conduct heat from the device. This pad           |
| i au    |     |         | should be tied externally to a ground plane through PCB vias under the pad.             |

**Note1:** Al = Analog input, AO = Analog Output, AIO = Analog input Output, DI = Digital input, DO = Digital Output, DIO = Digital input Output, P = Power

## **Block Diagram**



<sup>5</sup> Rev 1.0

### **Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)(2)

| Symbol                                 | Parameter                                                             | Min  | Max | Unit |
|----------------------------------------|-----------------------------------------------------------------------|------|-----|------|
| Voltage Range<br>(with respect to GND) | VAC, VBUS (converter not switching)(3)                                | -0.3 | 22  | ٧    |
| Voltage Range<br>(with respect to GND) | BTST, PMID (converter not switching) <sup>(3)</sup>                   | -0.3 | 22  | V    |
| Voltage Range<br>(with respect to GND) | SW                                                                    | -2   | 16  | V    |
| Voltage Range<br>(with respect to GND) | BTST to SW                                                            | -0.3 | 7   | V    |
| Voltage Range<br>(with respect to GND) | D+, D-                                                                | -0.3 | 7   | V    |
| Voltage Range<br>(with respect to GND) | REGN, TS, $\overline{\text{CE}}$ , BAT, SYS (converter not switching) | -0.3 | 7   | V    |
| Output Sink Current                    | STAT                                                                  |      | 6   | mA   |
| Voltage Range<br>(with respect to GND) | SDA, SCL, INT, QON, STAT                                              | -0.3 | 7   | V    |
| Voltage Range<br>(with respect to GND) | PGND to GND (QFN package only)                                        | -0.3 | 0.3 | V    |
| Output Sink Current                    | INT                                                                   |      | 6   | mA   |
| TJ                                     | Operating junction temperature                                        | -40  | 150 | °C   |
| T <sub>stg</sub>                       | Storage temperature                                                   | -65  | 150 | °C   |

**Note2:** Stresses beyond those listed under Absolute maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

Note3: VBUS is specified up to 22 V for a maximum of one hour at room temperature.

### **ESD Ratings**

| Symbol             | Parameter     | Conditions                                                    | Value  | Unit |
|--------------------|---------------|---------------------------------------------------------------|--------|------|
|                    |               | Human body model (HBM), per                                   | ± 2000 |      |
| V/zer              | Electrostatic | ctrostatic ANSI/ESDA/JEDEC JS-001, all pins <sup>(4)</sup>    |        | \/   |
| V <sub>(ESD)</sub> | discharge     | discharge Charged device model (CDM), per JEDEC specification |        | V    |
|                    |               | JESD22-C101, all pins <sup>(5)</sup>                          | ± 250  |      |

**Note4:** JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.

**Note5:** JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

### **Recommended Operating Conditions**

| Symbol             | Parameter                        |  | Тур | Max                 | Unit |
|--------------------|----------------------------------|--|-----|---------------------|------|
| V <sub>BUS</sub>   | Input voltage                    |  |     | 13.5 <sup>(6)</sup> | V    |
| lin                | Input current (VBUS)             |  |     | 3.25                | Α    |
| Iswop              | Output current (SW)              |  |     | 3.25                | Α    |
| V <sub>BATOP</sub> | Battery voltage                  |  |     | 4.624               | V    |
| Іватор             | Fast charging current            |  |     | 3.0                 | Α    |
| Іватор             | Discharging current (continuous) |  |     | 6                   | Α    |
| T <sub>A</sub>     | Operating ambient temperature    |  |     | 85                  | °C   |

**Note6:** The inherent switching noise voltage spikes should not exceed the absolute maximum voltage rating on either the BTST or SW pins. A tight layout minimizes switching noise.

### Thermal information

|           |                                           | ET95601CX |      |
|-----------|-------------------------------------------|-----------|------|
| Symbol    | Thermal Metric                            | RTW (QFN) | Unit |
|           |                                           | 24 Pins   |      |
| RθJA      | Junction to ambient thermal resistance    | 36        | °C/W |
| ReJC(top) | Junction to case (top) thermal resistance | 23        | °C/W |

## **Electrical Characteristics**

 $V_{VAC\_UVLOZ} < V_{VAC} < V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40~^{\circ}C$  to 125  $^{\circ}C$  and  $T_J = 25~^{\circ}C$  for typical values (unless otherwise noted)

| Symbol              | Parameter                                                                            | Conditions                                                                                                               | Min | Тур | Max  | Unit |  |  |
|---------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|--|
| QUIESCENT CU        | QUIESCENT CURRENTS                                                                   |                                                                                                                          |     |     |      |      |  |  |
| Іват                | Battery discharge current<br>(BAT, SW, SYS) in buck<br>mode                          | $V_{BAT}$ = 4.5 V, $V_{BUS}$ < $V_{AC\text{-UVLOZ}}$ , leakage between BAT and VBUS, $T_J$ < 85 °C                       |     |     | 5    | μА   |  |  |
| Іват                | Battery discharge current (BAT) in buck mode                                         | V <sub>BAT</sub> = 4.5 V, HIZ Mode or No<br>VBUS, I <sup>2</sup> C disabled, BATFET<br>Disabled. T <sub>J</sub> < 85 °C  |     | 22  | 44   | μΑ   |  |  |
| Іват                | Battery discharge current (BAT, SW, SYS)                                             | V <sub>BAT</sub> = 4.5 V, HIZ Mode or No<br>VBUS,I <sup>2</sup> C Disabled, BATFET<br>Enabled. T <sub>J</sub> < 85 °C    |     | 35  | 70   | μΑ   |  |  |
| Ivbus_HIZ           | Input supply current<br>(VBUS) in buck mode                                          | V <sub>VBUS</sub> = 5 V, High-Z Mode,<br>No battery                                                                      |     | 37  | 74   | μΑ   |  |  |
| Ivbus_HIZ           | Input supply current (VBUS) in buck mode                                             | V <sub>VBUS</sub> = 12 V, High-Z Mode,<br>No battery                                                                     |     | 43  | 86   | μΑ   |  |  |
| Ivaus               | Input supply current (VBUS) in buck mode                                             | V <sub>VBUS</sub> = 12 V, V <sub>VBUS</sub> > V <sub>VBAT</sub> ,<br>converter not switching                             |     | 1.5 | 3    | mA   |  |  |
| Ivaus               | Input supply current (VBUS) in buck mode                                             | $V_{VBUS} > V_{UVLO}$ , $V_{VBUS} > V_{VBAT}$ , converter switching, $V_{BAT} = 3.8 \text{ V}$ , $I_{SYS} = 0 \text{ A}$ |     | 3   |      | mA   |  |  |
| Івооѕт              | Battery Discharge Current in boost mode                                              | V <sub>BAT</sub> = 4.2 V, boost mode,<br>I <sub>VBUS</sub> =0 A, converter switching                                     |     | 3   |      | mA   |  |  |
| VBUS, VAC AND       | BAT PIN POWER-UP                                                                     |                                                                                                                          |     |     |      |      |  |  |
| V <sub>BUS_OP</sub> | VBUS operating range                                                                 | V <sub>VBUS</sub> rising                                                                                                 | 3.9 |     | 13.5 | V    |  |  |
| Vvac_uvloz          | V <sub>BUS</sub> for active I <sup>2</sup> C, no<br>battery Sense VAC pin<br>voltage | V <sub>VAC</sub> rising                                                                                                  | 3.7 |     |      | V    |  |  |
| Vvac_uvloz_hys      | I <sup>2</sup> C active hysteresis                                                   | VAC falling from above VVAC_UVLOZ                                                                                        |     | 300 |      | mV   |  |  |
| VSLEEP              | Sleep mode falling<br>threshold                                                      | (V <sub>VAC</sub> - V <sub>VBAT</sub> ), V <sub>BUSMIN_FALL</sub> ≤ V <sub>BAT</sub><br>≤ V <sub>REG</sub> , VAC falling | 10  | 65  | 200  | mV   |  |  |
| VSLEEPZ             | Sleep mode rising<br>threshold                                                       | $(V_{VAC}-V_{VBAT})$ , $V_{BUSMIN\_FALL} \le V_{BAT}$<br>$\le V_{REG}$ , $V_{AC}$ rising                                 |     | 250 |      | mV   |  |  |

# **Electrical Characteristics (Continued)**

| Symbol                    | Parameter                           | Conditions                                      | Min  | Тур       | Max  | Unit |
|---------------------------|-------------------------------------|-------------------------------------------------|------|-----------|------|------|
| V                         | VAC 6.5 V Overvoltage               | VAC rising;                                     | 0.4  |           | 0.7  |      |
| VVAC_OV_RISE              | rising threshold                    | OVP (REG06[7:6]) = '01'                         | 6.1  | 6.4       | 6.7  | V    |
|                           | VAC 10.5 V Overvoltage              | VAC rising,                                     | 40.0 | 40.0      | 44.5 | \ /  |
| $V_{VAC\_OV\_RISE}$       | rising threshold                    | OVP (REG06[7:6]) ='10'                          | 10.3 | 10.9      | 11.5 | V    |
| \/                        | VAC 14 V Overvoltage                | VAC rising,                                     | 13.5 | 14.2      | 14.9 | V    |
| VVAC_OV_RISE              | rising threshold                    | OVP (REG06[7:6]) ='11'                          | 13.3 | 14.2      | 14.9 | V    |
| V.40.04.1940              | VAC 6.5 V Overvoltage               | VAC falling,                                    |      | 250       |      | mV   |
| Vvac_ov_hys               | hysteresis                          | OVP (REG06[7:6]) ='01'                          |      | 230       |      | IIIV |
| Mus sy una                | VAC 10.5 V Overvoltage              | VAC falling,                                    |      | 150       |      | mV   |
| V <sub>VAC_OV_HYS</sub>   | hysteresis                          | OVP (REG06[7:6]) ='10'                          |      | 130       |      | IIIV |
| Vyga ay uya               | VAC 14 V Overvoltage                | VAC falling,                                    |      | 100       |      | mV   |
| Vvac_ov_hys               | hysteresis                          | OVP (REG06[7:6]) ='11'                          |      | 100       |      | IIIV |
| $V_{BAT\_UVLOZ}$          | BAT for active I <sup>2</sup> C, no | V <sub>BAT</sub> rising                         |      | 2.4       |      | V    |
| V BAI_UVLOZ               | adapter                             | VBAI HSIIIG                                     |      | 2.4       |      | V    |
| VBAT_DPL_FALL             | Battery Depletion                   | V <sub>BAT</sub> falling                        | 2.2  | 2.4       | 2.6  | V    |
| V BAI_DPL_FALL            | Threshold                           | V BAT Talling                                   | 2.2  | 2.4       | 2.0  | V    |
| V <sub>BAT_DPL_RISE</sub> | Battery Depletion                   | V <sub>BAT</sub> rising                         | 2.4  | 2.6       | 2.8  | V    |
| A RAI _DLT_KI2E           | Threshold                           | VBALLIONING                                     |      | 2.0       | 2.0  | •    |
| V <sub>BUSMIN_FALL</sub>  | Bad adapter detection               | V <sub>BUS</sub> falling                        |      | 3.8       |      | V    |
| * BOSIVIIIV_I ALL         | falling threshold                   | V 500 .c9                                       |      | 0.0       |      | •    |
| I <sub>BADSRC</sub>       | Bad adapter detection               | Sink current from VBUS to GND                   |      | 30        |      | mA   |
|                           | current source                      | Chink Surrein Henry Peer to Chil                |      |           |      | , \  |
| POWER-PAT                 | H                                   |                                                 | 1    | 1         |      |      |
|                           | System regulation                   | $V_{VBAT} < SYS_MIN[2:0] = 101,$                |      |           |      |      |
| $V_{	extsf{SYS\_MIN}}$    | voltage                             | BATFET Disabled                                 | 3.5  | 3.65      |      | V    |
|                           | 1 2333.92                           | (REG07[5] = 1)                                  |      |           |      |      |
|                           | System Regulation                   | $I_{SYS} = 0 A, V_{VBAT} > V_{SYSMIN},$         |      | $V_{BAT}$ |      |      |
| $V_{SYS}$                 | Voltage                             | $V_{VBAT} = 4.400 \text{ V, BATFET}$            |      | +         |      | V    |
|                           | -                                   | disabled (REG07[5] = 1)                         |      | 75mV      |      |      |
| V <sub>SYS_MAX</sub>      | Maximum DC system                   | Isys = 0 A, Q4 off, V <sub>VBAT</sub> =4.400 V, |      | 4.475     |      | V    |
|                           | voltage output                      | 1010 011, 0101, 1100 1,                         |      |           |      | •    |
|                           | Top reverse blocking                |                                                 |      |           |      |      |
| Ron(RBFET)                | MOSFET on-resistance                | -40 °C≤ T <sub>A</sub> ≤ 125 °C                 |      | 45        |      | mΩ   |
|                           | between VBUS and                    |                                                 |      |           |      |      |
|                           | PMID - Q1                           |                                                 |      |           |      |      |
|                           | Top switching MOSFET                | $V_{REGN} = 5 V$ ,                              |      |           |      |      |
| Ron(HSFET)                | on-resistance between               | -40 °C ≤ T <sub>A</sub> ≤ 125 °C                |      | 50        |      | mΩ   |
| l                         | PMID and SW - Q2                    |                                                 |      |           |      |      |

# **Electrical Characteristics (Continued)**

| Symbol                    | Parameter                                                     | Conditions                                                                                              | Min   | Тур | Max   | Unit     |
|---------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|-----|-------|----------|
| Ron(LSFET)                | Bottom switching MOSFET on-resistance between SW and GND - Q3 | V <sub>REGN</sub> = 5 V ,<br>-40 °C ≤ T <sub>A</sub> ≤ 125 °C                                           |       | 80  |       | mΩ       |
| V <sub>FWD</sub>          | BATFET forward voltage in Supplement mode                     |                                                                                                         |       | 40  |       | mV       |
| Ron(BAT-SYS)              | SYS-BAT MOSFET on-resistance                                  | QFN package, Measured from BAT to SYS, $V_{BAT} = 4.2 \text{ V}$ , $T_{J} = 25 ^{\circ}\text{C}$        |       | 19  |       | mΩ       |
| BATTERY CHA               | ARGER                                                         |                                                                                                         |       |     |       |          |
| VBATREG_RANGE             | Charge voltage program range                                  |                                                                                                         | 3.856 |     | 4.624 | V        |
| V <sub>BATREG_</sub> STEP | Charge voltage step                                           |                                                                                                         |       | 16  |       | mV       |
| VBATREG_ACC               | Charge voltage setting accuracy                               | $V_{BAT} = 4.208 \text{ V or } V_{BAT} = 4.352$<br>$V, -40 \le TJ \le 85^{\circ}C$                      | -0.5  |     | 0.5   | %        |
| ICHG_REG_RANGE            | Charge current regulation range                               |                                                                                                         | 0     |     | 2875  | mA       |
| ICHG_REG                  | Charge current regulation setting                             | I <sub>CHG</sub> = 540 mA, VBUS=5 V,<br>V <sub>VBAT</sub> = 3.8 V                                       | 486   |     | 594   | mA       |
| ICHG_REG                  | Charge current regulation accuracy                            | I <sub>CHG</sub> = 1.955 A, VBUS=5V,<br>V <sub>VBAT</sub> = 3.8 V                                       | 1.857 |     | 2.052 | mA       |
| VBATLOWV_FALL             | Battery LOWV falling threshold                                | I <sub>CHG</sub> = 240 mA                                                                               | 2.6   | 2.8 | 2.9   | V        |
| VBATLOWV_RISE             | Battery LOWV rising threshold                                 | Pre-charge to fast charge                                                                               | 2.8   | 3.0 | 3.1   | V        |
| IPRECHG                   | Precharge current regulation                                  | IPRECHG [3:0] = '0011' = 208 mA                                                                         | 166   | 208 | 250   | mA       |
| ITERM_ACC                 | Termination current regulation accuracy                       | I <sub>CHG</sub> > 780 mA,<br>I <sub>TERM</sub> [3:0] = '0010' = 180 mA,<br>V <sub>VBAT</sub> = 4.208 V | -25   |     | 25    | %        |
| Vshort                    | Battery short voltage                                         | V <sub>VBAT</sub> falling                                                                               | 1.9   | 2   | 2.1   | <b>V</b> |
| Vshortz                   | Battery short voltage                                         | V <sub>VBAT</sub> rising                                                                                | 2.1   | 2.2 | 2.3   | ٧        |
| Ishort                    | Battery short current                                         | V <sub>VBAT</sub> < V <sub>SHORTZ</sub>                                                                 | 80    | 100 | 120   | mA       |
| V <sub>RECHG</sub>        | Recharge Threshold below V <sub>BAT_REG</sub>                 | V <sub>BAT</sub> falling, REG04[0] = 0                                                                  |       | 100 |       | mV       |
| VRECHG                    | Recharge Threshold<br>below V <sub>BAT_REG</sub>              | V <sub>BAT</sub> falling, REG04[0] = 1                                                                  |       | 200 |       | mV       |

# **Electrical Characteristics (Continued)**

| Symbol                    | Parameter                          | Conditions                             | Min | Тур | Max | Unit |    |
|---------------------------|------------------------------------|----------------------------------------|-----|-----|-----|------|----|
| Isysload                  | System discharge load              | V <sub>SYS</sub> = 4.2 V               |     | 30  |     | mA   |    |
| ISTSLUAD                  | current                            | V 515 - 4.2 V                          |     | 30  |     | шл   |    |
| INPUT VOLTAG              | GE AND CURRENT REGUL               | ATION                                  |     |     |     |      |    |
| V <sub>INDPM_ACC</sub>    | Input voltage regulation           |                                        | -3  |     | 3   | %    |    |
| ▼ INDFW_ACC               | accuracy                           |                                        |     |     | Ŭ   | 70   |    |
| VDPM_VBAT_ACC             | Input voltage regulation           |                                        | -3  |     | 3   | %    |    |
| V DPM_VBAT_ACC            | accuracy tracking V <sub>BAT</sub> |                                        | -3  |     | 3   | 70   |    |
|                           |                                    | $V_{VBUS} = 5 V$ ,                     |     |     |     |      |    |
|                           |                                    | current pulled from SW,                | 440 |     | 500 | mA   |    |
|                           |                                    | I <sub>INDPM</sub> (REG[4:0]=00100)=   | 440 |     | 300 | ША   |    |
|                           |                                    | 500 mA, -40 ≤ T <sub>J</sub> ≤ 85 °C   |     |     |     |      |    |
|                           |                                    | $V_{VBUS} = 5 V$ ,                     |     |     |     |      |    |
| l                         | USB input current                  | current pulled from SW,                | 688 | 600 |     | 932  | mA |
| INDPM                     | regulation limit                   | I <sub>INDPM</sub> (REG[4:0]=01000)=   |     |     | 932 | IIIA |    |
|                           |                                    | 900 mA, -40 ≤ T <sub>J</sub> ≤ 85 °C   |     |     |     |      |    |
|                           |                                    | V <sub>VBUS</sub> =5 V,                |     |     |     |      |    |
|                           |                                    | current pulled from SW,                | 4.0 |     | 4.5 |      |    |
|                           |                                    | I <sub>INDPM</sub> (REG[4:0]=01110)=   | 1.3 |     | 1.5 | Α    |    |
|                           |                                    | 1.5 A, -40 ≤ T <sub>J</sub> ≤ 85 °C    |     |     |     |      |    |
|                           | Input current limit during         |                                        |     |     |     |      |    |
| I <sub>IN_START</sub>     | system start-up                    |                                        |     | 200 |     | mA   |    |
|                           | sequence                           |                                        |     |     |     |      |    |
| BAT PIN OVER              | RVOLTAGE PROTECTION                |                                        |     |     |     |      |    |
| V <sub>BATOVP</sub> RISE  | Battery overvoltage                | V <sub>BAT</sub> rising,               |     | 104 |     | %    |    |
| V BATOVP_RISE             | threshold                          | as percentage of $V_{\text{BAT\_REG}}$ |     | 104 |     | /0   |    |
| V                         | Battery overvoltage                | V <sub>ват</sub> falling,              |     | 100 |     | %    |    |
| V <sub>BATOVP_FALL</sub>  | threshold                          | as percentage of $V_{\text{BAT\_REG}}$ |     | 102 |     | 70   |    |
| THERMAL REC               | GULATION AND THERMAL               | SHUTDOWN                               |     |     |     |      |    |
| T                         | Junction Temperature               | Temperature Increasing,                |     | 120 |     | °C   |    |
| T <sub>JUNCTION_REG</sub> | Regulation Threshold               | TREG (REG05[1]=1)=120 °C               |     | 120 |     |      |    |
| T                         | Junction Temperature               | Temperature Increasing,                |     | 100 |     | °C   |    |
| TJUNCTION_REG             | Regulation Threshold               | TREG (REG05[1]=0)=100 °C               |     | 100 |     |      |    |
| т                         | Thermal Shutdown                   | Tomporeture Incressing                 |     | 160 |     | °C   |    |
| T <sub>SHUT</sub>         | Rising Temperature                 | Temperature Increasing                 |     | 160 |     |      |    |
| T                         | Thermal Shutdown                   | down                                   | 20  |     | °C  |      |    |
| Тѕнит_нүѕт                | Hysteresis                         |                                        |     | 30  |     | °C   |    |

# **Electrical Characteristics (Continued)**

| Symbol                     | Parameter                                                                                          | Conditions                                                                                       | Min   | Тур   | Max   | Unit |
|----------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| JEITA Therm                | istor Comparator (BUCK                                                                             | MODE)                                                                                            |       |       |       |      |
| VT1                        | T1 (0 °C) threshold, Charge suspended T1 below this temperature.                                   | Charger suspends charge. As Percentage to V <sub>REGN</sub>                                      | 70%   | 71%   | 72%   |      |
| VT1                        | Falling                                                                                            | As Percentage to V <sub>REGN</sub>                                                               | 69%   | 70%   | 71%   |      |
| VT2                        | T2 (10 °C) threshold,<br>Charge back to I <sub>CHG</sub> /2<br>and 4.2 V below this<br>temperature | As percentage of V <sub>REGN</sub>                                                               | 66%   | 67%   | 68%   |      |
| VT2                        | Falling                                                                                            | As Percentage to VREGN                                                                           | 65%   | 66%   | 67%   |      |
| VT3                        | T3 (45 °C) threshold,<br>charge back to I <sub>CHG</sub> and<br>4.05 V above this<br>temperature.  | Charger suspends charge. As Percentage to V <sub>REGN</sub>                                      | 43%   | 44%   | 45%   |      |
| VT3                        | Falling                                                                                            | As Percentage to VREGN                                                                           | 44%   | 45%   | 46%   |      |
| VT5                        | T5 (60 °C) threshold,<br>charge suspended<br>above this temperature.                               | As Percentage to V <sub>REGN</sub>                                                               | 33%   | 34%   | 35%   |      |
| VT5                        | Falling                                                                                            | As Percentage to VREGN                                                                           | 34%   | 35%   | 36%   |      |
| COLD OR HO                 | T THERMISTER COMPAR                                                                                | RATOR (BOOST MODE)                                                                               |       | l     |       |      |
| V <sub>BCOLD</sub>         | Cold Temperature Threshold,Voltage Rising Threshold                                                | As Percentage to $V_{REGN}$<br>(Approx20 °C w/ 103AT),<br>$T_J = -20$ °C - 125 °C                | 78%   | 79%   | 80%   |      |
| V <sub>BCOLD</sub>         | Falling                                                                                            | T <sub>J</sub> = -20 °C - 125 °C                                                                 | 77%   | 78%   | 79%   |      |
| V <sub>внот</sub>          | Hot Temperature<br>Threshold, Voltage<br>falling Threshold                                         | As Percentage to V <sub>REGN</sub> (Approx. 60 °C w/ 103AT),<br>T <sub>J</sub> = -20 °C - 125 °C | 30.2% | 31.2% | 32.2% |      |
| V <sub>внот</sub>          | Rising                                                                                             | T <sub>J</sub> = -20 °C - 125 °C                                                                 | 31%   | 34.4% | 35%   |      |
| CHARGE OV                  | ERCURRENT COMPARAT                                                                                 | FOR (CYCLE-BY-CYCLE)                                                                             | II.   |       | 1     |      |
| IBATFET_OCP <sup>(7)</sup> | System over load threshold                                                                         |                                                                                                  |       | 7.0   |       | Α    |

# **Electrical Characteristics (Continued)**

| Symbol                     | Parameter                                | Conditions                                                                            | Min | Тур | Max | Unit                                         |
|----------------------------|------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|----------------------------------------------|
| BOOST MOD                  | E OPERATION                              |                                                                                       |     |     |     |                                              |
| Votg_reg_acc               | Boost mode regulation voltage accuracy   | V <sub>VBAT</sub> = 3.8 V, I <sub>(PMID)</sub> = 0 A,<br>BOOSTV[1:0] = '10' = 5.126 V | -3  |     | 3   | %                                            |
|                            |                                          | $V_{VBAT}$ falling, MIN_VBAT_SEL (REG01[0]) = 0                                       | 2.7 | 2.8 | 2.9 | V                                            |
| Varti out oto              | Battery voltage exiting                  | $V_{VBAT}$ rising, MIN_VBAT_SEL (REG01[0]) = 0                                        | 2.9 | 3.0 | 3.1 | V                                            |
| V <sub>BATLOWV_OTG</sub>   | boost mode                               | $V_{VBAT}$ falling, MIN_VBAT_SEL (REG01[0]) = 1                                       | 2.4 | 2.5 | 2.6 | V                                            |
|                            |                                          | $V_{VBAT}$ rising, MIN_VBAT_SEL (REG01[0]) = 1                                        | 2.7 | 2.8 | 2.9 | V                                            |
| loтg_ocp                   | Boost mode RBFET over-current protection | BOOST_LIM =1.2A,<br>(REG02[7] = 1)                                                    |     | 1.2 |     | А                                            |
| I <sub>OTG_OCP</sub>       | Boost mode RBFET over-current protection | BOOST_LIM = 0.5 A<br>(REG02[7] = 0)                                                   |     | 0.5 |     | Α                                            |
| $V_{OTG\_OVP}$             | OTG overvoltage<br>threshold             | Rising threshold                                                                      |     | 6.0 |     | V                                            |
| REGN LDO                   |                                          |                                                                                       |     |     |     | •                                            |
| VREGN                      | REGN LDO output voltage                  | V <sub>VBUS</sub> = 9 V, I <sub>REGN</sub> = 40 mA                                    |     | 6.0 |     | V                                            |
| VREGN                      | REGN LDO output<br>voltage               | V <sub>VBUS</sub> = 5 V, I <sub>REGN</sub> = 20 mA                                    |     | 4.7 |     | V                                            |
| LOGIC I/O PI               | N CHARACTERISTICS (CE                    | , INT, STAT)                                                                          |     |     |     |                                              |
| $V_{ILO}$                  | Input low threshold                      |                                                                                       |     |     | 0.4 | V                                            |
| V <sub>IH</sub>            | Input high threshold                     |                                                                                       | 1.3 |     |     | V                                            |
| IBIAS                      | High-level leakage<br>current            | Pull up rail 1.8 V                                                                    |     |     | 1   | μA                                           |
| $V_{OL}$                   | Low-level output voltage                 |                                                                                       |     |     | 0.4 | V                                            |
| I <sup>2</sup> C Interface | (SCL, SDA)                               |                                                                                       | 1   |     | 1   | <u>.                                    </u> |
| V <sub>IH</sub>            | Input high threshold level               | Pull up rail 1.8 V                                                                    | 1.3 |     |     | V                                            |
| VIL                        | Input t low threshold level              | Pull up rail 1.8 V                                                                    |     |     | 0.4 | V                                            |
| Vol                        | Output low threshold level               | Sink current 5 mA                                                                     |     |     | 0.4 | V                                            |

Note7:Specified by design. Not production tested.

# **Timing Requirements**

| Symbol               | Parameter                      | Conditions                    | Min | Тур  | Max | Unit     |  |  |  |  |
|----------------------|--------------------------------|-------------------------------|-----|------|-----|----------|--|--|--|--|
| VBUS/BAT             | VBUS/BAT POWER UP              |                               |     |      |     |          |  |  |  |  |
| t <sub>BADSRC</sub>  | Bad adapter detection duration |                               |     | 30   |     | ms       |  |  |  |  |
| BATTERY C            | HARGER                         |                               |     |      |     |          |  |  |  |  |
| t                    | Deglitch time for charge       |                               |     | 24   |     | ms       |  |  |  |  |
| tterm_dgl            | termination                    |                               |     | 24   |     | 1115     |  |  |  |  |
| tovoovus sou         | System over-current deglitch   |                               |     | 256  |     | μs       |  |  |  |  |
| tsysovld_dgl         | time to turn off Q4            |                               |     | 230  |     | μο       |  |  |  |  |
| <b>t</b> batove      | Battery over-voltage deglitch  |                               |     | 1    |     | μs       |  |  |  |  |
| rBATOVP              | time to disable charge         |                               |     | I    |     | μο       |  |  |  |  |
| tsafety              | Typical Charge Safety Timer    | CHG_TIMER = 1                 |     | 10   |     | hr       |  |  |  |  |
| USAFETY              | Range                          | ONG_NWERT                     |     | 10   |     | 111      |  |  |  |  |
| QON TIMINO           | G                              |                               |     |      |     |          |  |  |  |  |
| <b>t</b> shipmode    | QON low time to turn on        | -10°C ≤ Tյ ≤ 60°C             |     | 2.1  |     | s        |  |  |  |  |
| ISHIPMODE            | BATFET and exit ship mode      | -10 C 3 1) 3 00 C             |     | ۷.۱  |     | <u>.</u> |  |  |  |  |
| tqon_rst_2           | QON low time to reset BATFET   | -10°C ≤ T <sub>J</sub> ≤ 60°C |     | 14.7 |     | s        |  |  |  |  |
| to                   | BATFET off time during full    | -10°C ≤ Tյ ≤ 60°C             |     | 524  |     | me       |  |  |  |  |
| tbatfet_rst          | system reset                   | -10 C ≥ 13 ≥ 00 C             |     | 324  |     | ms       |  |  |  |  |
| $t_{\text{SM\_DLY}}$ | Enter ship mode delay          | -10°C ≤ T <sub>J</sub> ≤ 60°C |     | 12.6 |     | s        |  |  |  |  |
| DIGITAL CL           | OCK AND WATCHDOG TIMER         |                               |     |      |     |          |  |  |  |  |
| twdt                 | REG05[4]=1                     | REGN LDO disabled             |     | 40   |     | S        |  |  |  |  |
| fscL                 | SCL clock frequency            |                               |     |      | 400 | kHz      |  |  |  |  |

### **Detailed Description**

#### Overview

The ET95601CX device is a highly integrated 3.0 A switch-mode battery charger for single cell Li-lon and Lipolymer battery. It includes the input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate drive.

### **Feature Description**

#### Power-On-Reset (POR)

The device powers internal bias circuits from the higher voltage of VBUS and BAT. When VBUS rises above  $V_{VBUS\_UVLOZ}$  or BAT rises above  $V_{BAT\_UVLOZ}$ , the sleep comparator, battery depletion comparator and BATFET driver are active. I<sup>2</sup>C interface is ready for communication and all the registers are reset to default value. The host can access all the registers after POR.

#### **Device Power Up from Battery without Input Source**

If only battery is present and the voltage is above depletion threshold ( $V_{BAT\_DPL\_RISE}$ ), the BATFET turns on and connects battery to system. The REGN stays off to minimize the quiescent current. The low RDSON of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time.

The device always monitors the discharge current through BATFET (Supplement Mode). When the system is overloaded or shorted (I<sub>BAT</sub> > I<sub>BATFET\_OCP</sub>), the device turns off BATFET immediately and set BATFET\_DIS bit to indicate BATFET is disabled until the input source plugs in again or one of the methods described in BATFET Enable (Exit Shipping Mode) is applied to re-enable BATFET.

#### **Power Up from Input Source**

When an input source is plugged in, the device checks the input source voltage to turn on REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started. The power up sequence from input source is as listed:

- 1. Power Up REGN LDO
- 2. Poor Source Qualification
- 3. Input Source Type Detection is based on D+/ D- lines to set default input current limit (IINDPM) register or input source type.
- 4. Input Voltage Limit Threshold Setting (VINDPM threshold)
- 5. Converter Power-up

### **Power Up REGN Regulation**

The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. The REGN also provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN is enabled when all the below conditions are valid:

- Vvac above Vvac present
- V<sub>VAC</sub> above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> in buck mode or VBUS below V<sub>BAT</sub> + V<sub>SLEEP</sub> in boost mode
- After 220 ms delay is completed

If any one of the above conditions is not valid, the device is in high impedance mode (HIZ) with REGN LDO off. The device draws less than I<sub>VBUS\_HIZ</sub> from VBUS during HIZ state. The battery powers up the system when the device is in HIZ.

#### **Poor Source Qualification**

After REGN LDO powers up, the device confirms the current capability of the input source. The input source must meet both of the following requirements in order to start the buck converter.

- VBUS voltage below V<sub>VAC</sub> ov
- VBUS voltage above VVBUSMIN when pulling IBADSRC (typical 30 mA)

Once the input source passes all the conditions above, the status register bit VBUS\_GD is set high and the  $\overline{\text{INT}}$  pin is pulsed to signal to the host. If the device fails the poor source detection, it repeats poor source qualification every 2 seconds.

### **Input Source Type Detection**

After the VBUS\_GD bit is set and REGN LDO is powered, the device runs input source detection through D+/D- lines. The ET95601CX follows the USB Battery Charging Specification 1.2 (BC1.2) to detect input source (SDP/ DCP) and non-standard adapter through USB D+/D- lines.

After input source type detection is completed, an INT pulse is asserted to the host. in addition, the following registers and pin are changed:

- 1. Input Current Limit (IINDPM) register is changed to set current limit
- 2. PG STAT bit is set
- 3. VBUS\_STAT bit is updated to indicate USB or other input source

The host can over-write IINDPM register to change the input current limit if needed. The charger input current is always limited by the IINDPM register.

#### D+/D- Detection Sets Input Current Limit in ET95601CX

The ET95601CX contains a D+/D- based input source detection to set the input current limit at VBUS plug-in. The D+/D- detection includes standard USB BC1.2 and non-standard adapter. When input source is plugged in, the device starts standard USB BC1.2 detection. The USB BC1.2 is capable to identify Standard Downstream Port (SDP) and Dedicated Charging Port (DCP). When the Data Contact Detection (DCD) timer expires, the non-standard adapter detection is applied to set the input current limit. The non-standard detection is used to distinguish vendor specific adapters (Apple and Samsung) based on their unique dividers on the D+/D- pins. If an adapter is detected as DCP, the input current limit is set at 2.4 A. If an adapter is detected as unknown, the input current limit is set at 0.5 A.

**Table1. Non-Standard Adapter Detection** 

| NON-STANDARD<br>ADAPTER | D + THRESHOLD                               | D - THRESHOLD                                | INPUT CURRENT LIMIT (A) |
|-------------------------|---------------------------------------------|----------------------------------------------|-------------------------|
| Divider 1               | V <sub>D+</sub> within V <sub>2P7_VTH</sub> | V <sub>D</sub> - within V <sub>2P0_VTH</sub> | 2.1                     |
| Divider 2               | $V_{D+}$ within $V_{1P2\_VTH}$              | $V_{D}$ within $V_{1P2\_VTH}$                | 2                       |
| Divider 3               | $V_{D+}$ within $V_{2P0\_VTH}$              | $V_D$ - within $V_{2P7\_VTH}$                | 1                       |
| Divider 4               | V <sub>D+</sub> within V <sub>2P7_VTH</sub> | V <sub>D</sub> - within V <sub>2P7_VTH</sub> | 2.4                     |

Table2. Input Current Limit Setting from D+/D- Detection

| D+/ D- DETECTION    | INPUT CURRENT LIMIT (IINLIM) |
|---------------------|------------------------------|
| USB SDP (USB500)    | 500 mA                       |
| USB DCP             | 2.4 A                        |
| Divider 3           | 1 A                          |
| Divider 1           | 2.1 A                        |
| Divider 4           | 2.4 A                        |
| Divider 2           | 2 A                          |
| Unknown 5 V Adapter | 500mA                        |

### Input Voltage Limit Threshold Setting (VINDPM Threshold)

The device supports wide range of input voltage limit (3.9 V - 5.4 V) for USB.

The device supports dynamic VINDPM settings which tracks the battery voltage. the actual input voltage limit will be VBAT + VDPM\_BAT\_TRACK offset.

### **Converter Power-Up**

After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. If battery charging is disabled, BATFET turns off. Otherwise, BATFET stays on to charge the battery.

The device provides soft-start when system rail is ramped up. When the system rail is below 2.2 V, the input current is limited to is to the lower of 200 mA or IINDPM register setting. After the system rises above 2.2 V, the device limits input current to the value set by IINDPM register.

As a battery charger, the device deploys a highly efficient 1.5 MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design.

The device switches to PFM control at light load or when battery is below minimum system voltage setting or charging is disabled.

#### **Boost Mode Operation From Battery**

The device supports boost converter operation to deliver power from the battery to other portable devices through USB port. The boost mode output current rating meets the USB On-The-Go 500 mA output requirement.

The maximum output current is up to 1.2 A. The boost operation can be enabled if the conditions are valid:

- 1. BAT above Votg\_bat
- 2. VBUS less than BAT+V<sub>SLEEP</sub> (in sleep mode)
- 3. Boost mode operation is enabled (OTG CONFIG bit = 1)
- 4. Voltage at TS (thermistor) pin is within acceptable range (VBHOT < VTS < VBCOLD)
- 5. After 30 ms delay from boost mode enable

During boost mode, the status register VBUS\_STAT bits is set to 111, the VBUS output is 5.15 V and the output current can reach up to 1.2 A, selected through  $I^2C$  (BOOST\_LIM bit). The boost output is maintained when BAT is above  $V_{OTG\_BAT}$  threshold.

When OTG is enabled, the device starts up with PFM and later transits to PWM to minimize the overshoot.

### **Host Mode and Standalone Power Management**

#### Host Mode and Default Mode in ET95601CX

The ET95601CX is a host controlled charger, but it can operate in default mode without host management. In default mode, the device can be used as an autonomous charger with no host or while host is in sleep mode. When the charger is in default mode, WATCHDOG\_FAULT bit is HIGH. When the charger is in host mode, WATCHDOG\_FAULT bit is LOW.

After power-on-reset, the device starts in default mode with watchdog timer expired, or default mode. All the registers are in the default settings.

In default mode, the device keeps charging the battery with default 10 hours fast charging safety timer. At the end of the 10 hours, the charging is stopped and the buck converter continues to operate to supply system load.

Writing a 1 to the WD\_RST bit transitions the charger from default mode to host mode. All the device parameters can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WATCHDOG\_FAULT bit is set), or disable watchdog timer by setting WATCHDOG bits = 00.

When the watchdog timer expires (WATCHDOG\_FAULT bit = 1), the device returns to default mode and all registers are reset to default values except IINDPM, BATFET\_DLY, and BATFET\_DIS bits.



#### **Power Path Management**

The device accommodates a wide range of input sources from USB, wall adapter, to car charger. The device provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT), or both.

### **Battery Charging Management**

The device charges 1-cell Li-lon battery with up to 3.0 A charge current for high capacity tablet battery. The  $19.5 \text{ m}\Omega$  BATFET improves charging efficiency and minimize the voltage drop during discharging.

#### **Autonomous Charging Cycle**

With battery charging is enabled (CHG\_CONFIG bit = 1 and  $\overline{CE}$  pin is LOW), the device autonomously completes a charging cycle without host involvement. The device default charging parameters are listed in Table3. The host can always control the charging operations and optimize the charging parameters by writing to the corresponding registers through  $I^2C$ .

<sup>9</sup> Rev 1.0

**Table3. Charging Parameter Default Setting** 

| DEFAULT MODE        | ET95601CX |  |  |
|---------------------|-----------|--|--|
| Charging voltage    | 4.208 V   |  |  |
| Charging current    | 1.955 A   |  |  |
| Pre-charge current  | 102 mA    |  |  |
| Termination current | 180 mA    |  |  |
| Temperature profile | JEITA     |  |  |
| Safety timer        | 10 hours  |  |  |

A new charge cycle starts when the following conditions are valid:

- · Converter starts
- Battery charging is enabled (CHG\_CONFIG bit = 1 and  $I_{CHG}$  register is not 0 mA and  $\overline{CE}$  is low)
- No thermistor fault on TS
- · No safety timer fault
- BATFET is not forced to turn off (BATFET DIS bit = 0)

The charger device automatically terminates the charging cycle when the charging current is below termination threshold, battery voltage is above recharge threshold, and device not is in DPM mode or thermal regulation. When a fully charged battery is discharged below recharge threshold (selectable through VRECHG bit), the device automatically starts a new charging cycle. After the charge is done, toggle  $\overline{\text{CE}}$  pin or CHG\_CONFIG bit can initiate a new charging cycle.

The STAT output indicates the charging status: charging (LOW), charging complete or charge disable (HIGH) or charging fault (Blinking). The STAT output can be disabled by setting STAT\_DIS bit =1. in addition, the status register (CHRG\_STAT) indicates the different charging phases: 00-charging disable, 01-precharge, 10-fast charge (constant current) and constant voltage mode, 11-charging done. Once a charging cycle is completed, an INT is asserted to notify the host.

#### **Battery Charging Profile**

The device charges the battery in five phases: battery short, preconditioning, constant current, constant voltage and top-off trickle charging (optional). At the beginning of a charging cycle, the device checks the battery voltage and regulates current and voltage accordingly.

**Table4. Charging Current Setting** 

| V <sub>BAT</sub> | CHARGING CURRENT | REGISTER DEFAULT SETTING | CHRG_STAT |
|------------------|------------------|--------------------------|-----------|
| < 2.2 V          | Ishort           | 100 mA                   | 01        |
| 2.2 V to 3 V     | IPRECHG          | 102 mA                   | 01        |
| > 3 V            | Існ              | 1.955 A                  | 10        |

If the charger device is in DPM regulation or thermal regulation during charging, the actual charging current will be less than the programmed value. in this case, termination is temporarily disabled and the charging safety timer is counted at half the clock rate.



### **Charging Termination**

The device terminates a charge cycle when the battery voltage is above recharge threshold, and the current is below termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system, and BATFET can turn on again to engage Supplement Mode.

When termination occurs, the status register CHRG\_STAT is set to 11, and an INT pulse is asserted to the host. Termination is temporarily disabled when the charger device is in input current, voltage or thermal regulation. Termination can be disabled by writing 0 to EN\_TERM bit prior to charge termination.

At low termination currents (25 mA - 50 mA), due to the comparator offset, the actual termination current may be 10 mA - 20 mA higher than the termination target. in order to compensate for comparator offset, a programmable top-off timer can be applied after termination is detected. The termination timer will follow safety timer constraints, such that if safety timer is suspended, so will the termination timer. Similarly, if safety timer is doubled, so will the termination timer.

Top off timer gets reset at one of the following conditions:

- 1. Charge disable to enable
- 2. Termination status low to high
- 3. REG\_RST register bit is set

The top-off timer settings are read in once termination is detected by the charger. Programming a top-off timer value after termination will have no effect unless a recharge cycle is initiated. An INT is asserted to the host when entering top-off timer segment as well as when top-off timer expires.

#### **Thermistor Qualification**

The charger device provides a single thermistor input for battery temperature monitor.

### **JEITA Guideline Compliance During Charging Mode**

To improve the safety of charging Li-ion batteries, JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges.

To initiate a charge cycle, the voltage on TS pin must be within the VT1 to VT5 thresholds. If TS voltage exceeds the T1 - T5 range, the controller suspends charging and waits until the battery temperature is within the T1 to T5 range.

At cool temperature (T1 - T2), JEITA recommends the charge current to be reduced to half of the charge current or lower. At warm temperature (T3 - T5), JEITA recommends charge voltage less than 4.1 V.

The charger provides flexible voltage/current settings beyond the JEITA requirement. The voltage setting at warm temperature (T3 - T5) can be VREG or 4.1 V (configured by JEITA\_VSET). The current setting at cool temperature (T1 - T2) can be further reduced to 20% of fast charge current (JEITA\_ISET).



<sup>22</sup> Rev 1.0

Equation 1 through Equation 2 describe updates to the resistor bias network.

$$RT2 = \frac{V_{REGN} \times RTH_{COLD} \times RTH_{HOT} \times \left(\frac{1}{VT1} - \frac{1}{VT5}\right)}{RTH_{HOT} \times \left(\frac{V_{REGN}}{VT5} - 1\right) - RTH_{COLD} \times \left(\frac{V_{REGN}}{VT1} - 1\right)}$$
(1)

$$RT1 = \frac{\frac{V_{REGN}}{VT1} - 1}{\frac{1}{RT1} + \frac{1}{RTH_{COLD}}}$$
(2)

Select 0 °C to 60 °C range for Li-ion or Li-polymer battery:

- RTH<sub>COLD</sub> = 27.28 k $\Omega$
- RTH<sub>HOT</sub> =  $3.02 \text{ k}\Omega$
- RT1 = 5.23  $k\Omega$
- RT2 =  $30.9 \text{ k}\Omega$

### **Boost Mode Thermistor Monitor during Battery Discharge Mode**

For battery protection during boost mode, the device monitors the battery temperature to be within the VBCOLD to VBHOT thresholds. When temperature is outside of the temperature thresholds, the boost mode is suspended. In additional, VBUS\_STAT bits are set to 000 and NTC\_FAULT is reported. Once temperature returns within thresholds, the boost mode is recovered and NTC\_FAULT is cleared.



### **Charging Safety Timer**

The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The safety timer is 2 hours when the battery is below VBATLOWV threshold and 10 hours when the battery is higher than VBATLOWV threshold.

The user can program fast charge safety timer through I<sup>2</sup>C (CHG\_TIMER bits). When safety timer expires, the fault register CHRG\_FAULT bits are set to 11 and an INT is asserted to the host. The safety timer feature can

be disabled through I2C by setting EN\_TIMER bit.

During input voltage, current, JEITA cool or thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation (IDPM\_STAT=1) throughout the whole charging cycle, and the safety time is set to 5 hours, the safety timer will expire in 10 hours. This half clock rate feature can be disabled by writing 0 to TMR2X EN bit.

During the fault, timer is suspended. Once the fault goes away, fault resumes. If user stops the current charging cycle, and start again, timer gets reset (toggle CE pin or CHRG\_CONFIG bit).

#### **Narrow VDC Architecture**

The device deploys Narrow VDC architecture (NVDC) with BATFET separating system from battery. The minimum system voltage is set by SYS\_Min bits. Even with a fully depleted battery, the system is regulated above the minimum system voltage.

When the battery is below minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is typically 150 mV above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, BATFET is fully on and the voltage difference between the system and battery is the VDS of BATFET.

When the battery charging is disabled and above minimum system voltage setting or charging is terminated, the system is always regulated at typically 50 mV above battery voltage. The status register VSYS\_STAT bit goes high when the system is in minimum system voltage regulation.



### **Dynamic Power Management**

To meet maximum current limit in USB spec and avoid over loading the adapter, the device features Dynamic Power management (DPM), which continuously monitors the input current and input voltage. When input source is over-loaded, either the current exceeds the input current limit (IIDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit and the input voltage rises above the input voltage limit.

<sup>24</sup> Rev 1.0

When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage, the device automatically enters the supplement mode where the BATFET turns on and battery starts discharging so that the system is supported from both the input source and battery.

During DPM mode, the status register bits VDPM\_STAT (VINDPM) or IDPM\_STAT (IINDPM) goes high. Figure8 shows the DPM response with 9 V/1.2 A adapter, 3.2 V battery, 2.8 A charge current and 3.5 V minimum system voltage setting.



#### **Supplement Mode**

When the system voltage falls 150 mV (VBAT >VSYSMin) or 75 mV (VBAT <VSYSMin) below the battery voltage, the BATFET turns on and the BATFET gate is regulated the gate drive of BATFET so that the minimum BATFET VDS stays at 40 mV when the current is low. This prevents oscillation from entering and exiting the supplement mode.

As the discharge current increases, the BATFET gate is regulated with a higher voltage to reduce RDSON until the BATFET is in full conduction. At this point onwards, the BATFET VDS linearly increases with discharge current. Figure9 shows the V-I curve of the BATFET gate regulation operation. BATFET turns off to exit supplement mode when the battery is below battery depletion threshold.



### **Shipping Mode and QON Pin**

### **BATFET Disable Mode (Shipping Mode)**

To extend battery life and minimize power when system is powered off during system idle, shipping, or storage, the device can turn off BATFET so that the system voltage is zero to minimize the battery leakage current. When the host set BATFET\_DIS bit, the charger can turn off BATFET immediately or delay by t<sub>SM\_DLY</sub> as configured by BATFET\_DLY bit.

#### **BATFET Enable (Exit Shipping Mode)**

When the BATFET is disabled (in shipping mode) and indicated by setting BATFET\_DIS, one of the following events can enable BATFET to restore system power:

- 1. Plug in adapter
- 2. Clear BATFET DIS bit
- 3. Set REG RST bit to reset all registers including BATFET DIS bit to default (0)
- 4. A logic high to low transition on QON pin with t<sub>SHIPMODE</sub> deglitch time to enable BATFET to exit shipping mode

### **BATFET Full System Reset**

The BATFET functions as a load switch between battery and system when input source is not pluggeD-in. By changing the state of BATFET from on to off, systems connected to SYS can be effectively forced to have a power-on-reset. The  $\overline{\text{QON}}$  pin supports push-button interface to reset system power without host by changing the state of BATFET.

When the  $\overline{\text{QON}}$  pin is driven to logic low for  $t_{\text{QON\_RST}}$  while input source is not plugged in and BATFET is enabled (BATFET\_DIS = 0), the BATFET is turned off for  $t_{\text{BATFET\_RST}}$  and then it is re-enabled to reset system power. This function can be disabled by setting BATFET\_RST\_EN bit to 0.

### **QON Pin Operations**

The QON pin incorporates two functions to control BATFET.

- 1. BATFET Enable: A  $\overline{\text{QON}}$  logic transition from high to low with longer than  $t_{\text{SHIPMODE}}$  deglitch turns on BATFET and exit shipping mode.
- 2. BATFET Reset: When  $\overline{QON}$  is driven to logic low by at least  $t_{QON\_RST}$  while adapter is not plugged in (and BATFET\_DIS=0), the BATFET is turned off for  $t_{BATFET\_RST}$ . The BATFET is re-enabled after  $t_{BATFET\_RST}$  duration. This function allows systems connected to SYS to have power-on-reset. This function can be disabled by setting BATFET\_RST\_EN bit to 0.

Figure 10 shows the sample external configurations for each.



### Status Outputs (STAT, INT)

### Power Good indicator (PG\_STAT Bit)

The PG\_STAT bit goes HIGH to indicate a good input source when:

- VBUS above V<sub>VBUS\_UVLO</sub>
- VBUS above battery (not in sleep)
- VBUS below V<sub>VAC\_OV</sub> threshold
- VBUS above V<sub>VBUSMin</sub> (typical 3.8 V) when IBADSRC (typical 30 mA) current is applied (not a poor source)
- Completed input Source Type Detection

### **Charging Status indicator (STAT)**

The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED. The STAT pin function can be disabled by setting the STAT DIS bit = 1.

#### Table5. STAT Pin State

| CHARGING STATE                                                                  | STAT INDICATOR   |  |
|---------------------------------------------------------------------------------|------------------|--|
| Charging in progress (including recharge)                                       | LOW              |  |
| Charging complete                                                               | HIGH             |  |
| Sleep mode, charge disable                                                      | HIGH             |  |
| Charge suspend (input overvoltage, TS fault, timer fault or system overvoltage) | Dipking at 1 Uz  |  |
| Boost Mode suspend (due to TS fault)                                            | Blinking at 1 Hz |  |

### Interrupt to Host (INT)

In some applications, the host does not always monitor the charger operation. The INT pulse notifies the system on the device operation. The following events will generate 256 µs INT pulse.

- USB/adapter source identified (through DPDM detection)
- Good input source detected
  - VBUS above battery (not in sleep)
  - VBUS below V<sub>VAC</sub> ov threshold
  - VBUS above V<sub>VBUSMin</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source)
- Input removed
- Charge Complete
- Any FAULT event in REG09
- VINDPM / IINDPM event detected (maskable)

When a fault occurs, the charger device sends out INT and keeps the fault state in REG09 until the host reads the fault register. Before the host reads REG09 and all the faults are cleared, the charger device would not send any INT upon new faults. To read the current fault status, the host has to read REG09 two times consecutively. The first read reports the pre-existing fault register status and the second read reports the current fault register status.

#### **Protections**

### **Voltage and Current Monitoring in Converter Operation**

The device closely monitors the input and system voltage, as well as internal FET currents for safe buck and boost mode operation.

### **Voltage and Current Monitoring in Buck Mode**

### (1) Input Overvoltage (ACOV)

If VBUS voltage exceeds  $V_{VAC\_OV}$  (programmable via OVP[2:0] bits), the device stops switching immediately. During input overvoltage event (ACOV), the fault register CHRG\_FAULT bits are set to 01. An INT pulse is asserted to the host. The device will automatically resume normal operation once the input voltage drops back below the OVP threshold.

### (2) System Overvoltage Protection (SYSOVP)

The charger device clamps the system voltage during load transient so that the components connect to system would not be damaged due to high voltage. SYSOVP threshold is 350 mV above minimum system regulation voltage when the system is regulate at VSYSMIN. Upon SYSOVP, converter stops switching immediately to clamp the overshoot. The charger provides 30 mA discharge current to bring down the system voltage.

### **Voltage and Current Monitoring in Boost Mode**

The device closely monitors the VBUS voltage, as well as RBFET and LSFET current to ensure safe boost mode operation.

#### (1) VBUS Soft Start

When the boost function is enabled, the device soft-starts boost mode to avoid inrush current.

### (2) VBUS Output Protection

The device monitors boost output voltage and other conditions to provide output short circuit and overvoltage protection. The Boost build in accurate constant current regulation to allow OTG to adaptive to various types of load. If short circuit is detected on VBUS, the Boost turns off and retry 7 times. If retries are not successful, OTG is disabled with OTG\_CONFIG bit cleared. In addition, the BOOST\_FAULT bit is set and INT pulse is generated. The BOOST\_FAULT bit can be cleared by host by re-enabling boost mode.

### (3) Boost Mode Overvoltage Protection

When the VBUS voltage rises above regulation target and exceeds VOTG\_OVP, the device enters overvoltage protection which stops switching, clears OTG\_CONFIG bit and exits boost mode. At Boost overvoltage duration, the fault register bit (BOOST\_FAULT) is set high to indicate fault in boost operation. An INT is also asserted to the host.

#### Thermal Regulation and Thermal Shutdown

### (1) Thermal Protection in Buck Mode

The ET95601CX monitors the internal junction temperature TJ to avoid overheat the chip and limits the IC surface temperature in buck mode. When the internal junction temperature exceeds thermal regulation limit (120 °C), the device lowers down the charge current. During thermal regulation, the actual charging current is usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs at half the clock rate, and the status register THERM\_STAT bit goes high.

Additionally, the device has thermal shutdown to turn off the converter and BATFET when IC surface temperature exceeds  $T_{SHUT}(160~^{\circ}C)$ . The fault register CHRG\_FAULT is set to 1 and an  $\overline{INT}$  is asserted to the host. The BATFET and converter is enabled to recover when IC temperature is  $T_{SHUT\_HYS}$  (30  $^{\circ}C$ ) below  $T_{SHUT}(160~^{\circ}C)$ .

### (2) Thermal Protection in Boost Mode

The device monitors the internal junction temperature to provide thermal shutdown during boost mode. When IC junction temperature exceeds T<sub>SHUT</sub> (160 °C), the boost mode is disabled by setting OTG\_CONFIG bit low and BATFET is turned off. When IC junction temperature is below T<sub>SHUT</sub>(160 °C) -T<sub>SHUT\_HYS</sub> (30 °C), the BATFET is enabled automatically to allow system to restore and the host can re-enable OTG\_CONFIG bit to recover.

### **Battery Protection**

#### **Battery overvoltage Protection (BATOVP)**

The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage occurs, the charger device immediately disables charging. The fault register BAT\_FAULT bit goes high and an INT is asserted to the host.

### **Battery Over-Discharge Protection**

When battery is discharged below  $V_{BAT\_DPL\_FALL}$ , the BATFET is turned off to protect battery from over discharge. To recover from over-discharge latch-off, an input source plug-in is required at VBUS. The battery is charged with  $I_{SHORT}$  (typically 100 mA) current when the  $V_{BAT} < V_{SHORT}$ , or precharge current as set in IPRECHG register when the battery voltage is between  $V_{SHORTZ}$  and  $V_{BAT\_LOWV}$ .

### **System Over-Current Protection**

When the system is shorted or significantly overloaded (IBAT > IBATOP) and the current exceeds BATFET overcurrent limit, the BATFET latches off. Section BATFET Enable (Exit Shipping Mode) can reset the latch-off condition and turn on BATFET.

### **Programming**

#### Serial Interface

The device uses I²C compatible interface for flexible charging parameter programming and instantaneous device status reporting. I²C™ is a bi-directional 2-wire serial interface developed by Philips Semiconductor (now NXP Semiconductors). Only two bus lines are required: a serial data line (SDA) and a serial clock line (SCL). Devices can be considered as masters or slaves when performing data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave.

The device operates as a slave device with address 6BH, receiving control inputs from the master device like micro controller or a digital signal processor through REG00-REG11. Register read beyond REG11 (0x11) returns 0xFF. The I<sup>2</sup>C interface supports both standard mode (up to 100kbits), and fast mode (up to 400kbits). connecting to the positive supply voltage via a current source or pull-up resistor. When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain.

#### **Data Validity**

The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each data bit transferred.



### **START and STOP Conditions**

All transactions begin with a START (S) and can be terminated by a STOP (P). A HIGH to LOW transition on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition. START and STOP conditions are always generated by the master. The bus is considered busy after the START condition, and free after the STOP condition.



### **Byte Format**

Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an Acknowledge bit. Data is transferred with the Most Significant Bit (MSB) first. If a slave cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the clock line SCL low to force the mAster into a wait state (clock stretching). Data transfer then continues when the slave is ready for another byte of data and release the clock line SCL.



#### Acknowledge (ACK) and Not Acknowledge (NACK)

The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge ninth clock pulse, are generated by the master. The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this clock pulse.

When SDA remains HIGH during the ninth clock pulse, this is the Not Acknowledge signal. The master can then generate either a STOP to abort the transfer or a repeated START to start a new transfer.

#### Slave Address and Data Direction Bit

After the START, a slave address is sent. This address is 7 bits long followed by the eighth bit as a data direction bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ).



### Single Read and Write

If the register address is not defined, the charger IC send back NACK and go back to the idle state.



#### Multi-Read and Multi-Write

The charger device supports multi-read and multi-write on REG00 through REG11.



REG09 is a fault register. It keeps all the fault information from last read until the host issues a new read. For example, if Charge Safety Timer Expiration fault occurs but recovers later, the fault register REG09 reports the fault when it is read the first time, but returns to normal when it is read the second time. in order to get the fault information at present, the host has to read REG09 for the second time. The only exception is NTC\_FAULT which always reports the actual condition on the TS pin. in addition, REG09 does not support multi-read and multi-write.

## **Register Maps**

I<sup>2</sup>C Slave Address: 6BH (1101011B + R/W) REG00 (address = 00) [reset = 00010111]

### **REG00 Register**

| Bit7   | Bit6     | Bit5     | Bit4      | Bit3      | Bit2      | Bit1      | Bit0      |
|--------|----------|----------|-----------|-----------|-----------|-----------|-----------|
| EN_HIZ | DPDM_DIS | STAT_DIS | IINDPM[4] | IINDPM[3] | IINDPM[2] | IINDPM[1] | IINDPM[0] |
| R/W    | R/W      | R/W      | R/W       | R/W       | R/W       | R/W       | R/W       |

### **REG00 Field Descriptions**

| Bit | Field       | POR | Type <sup>(9)</sup> | Reset                  | Description |                                           |  |  |
|-----|-------------|-----|---------------------|------------------------|-------------|-------------------------------------------|--|--|
| 7   | EN_HIZ      | 0   | R/W                 | by REG_RST             | Enable HIZ  | Z Mode                                    |  |  |
|     | 211_1112    | Ŭ   | 1000                | by Watchdog            | 0 - Disable | (default) 1 - Enable                      |  |  |
| 6   | DPDM_DIS    | 0   | R/W                 | by REG_RST             | Disable D+  | /D- detection                             |  |  |
|     | B. B.W_B.G  | Ŭ   | 1000                | by 1120_1101           | 0 - Enable  | (default) 1 - Disable                     |  |  |
| 5   | STAT_DIS    | 0   | R/W                 | by REG_RST             | Disable ST  | AT pin function (float pin)               |  |  |
|     | 01711_B10   |     | 10,00               | by REG_ROT             | 0 - Enable  | (default) 1 - Disable                     |  |  |
| 4   | IINDPM[4]   | 1   | R/W                 | by REG_RST             | 1600 mA     | Input Current Limit                       |  |  |
|     | mvor m[+]   | '   | 10,00               | by REG_RST   1000 IIIA |             | Offset: 100 mA                            |  |  |
| 3   | IINDPM[3]   | 0   | R/W                 | by REG_RST             | 800 mA      | Range: 100 mA (000000) - 3.2 A (11111)    |  |  |
|     | mvor m[o]   | 0   | 1 () V V            | by NEO_NOT OOUTIN      |             | Default: 2400 mA (10111),                 |  |  |
| 2   | IINDPM[2]   | 1   | R/W                 | by REG RST             | 400 mA      | maximum input current limit, not typical. |  |  |
|     | mvor wizj   | '   | 10,00               | by REG_ROT             | 400 1117 (  | IINDPM bits are changed automatically     |  |  |
| 1   | IINDPM[1]   | 1   | R/W                 | by REG_RST             | 200 mA      | after input source detection is           |  |  |
|     | mvor w[1]   | '   | 10,00               | by REG_ROT             | 200 1117 (  | completed.                                |  |  |
|     |             |     |                     |                        |             | USB SDP=500 mA                            |  |  |
|     |             |     |                     |                        |             | USB DCP=2.4 A                             |  |  |
|     |             |     |                     |                        |             | Unknown Adapter=500 mA                    |  |  |
| 0   | 0 IINDPM[0] | 1   | R/W                 | by REG_RST             | 100 mA      | Non-Standard Adapter=1 A,2A,2.1A,or       |  |  |
|     |             | '   | 1000                | by 1120_1101           | 100 1111 (  | 2.4A                                      |  |  |
|     |             |     |                     |                        |             | Host can over-write IINDPM register bits  |  |  |
|     |             |     |                     |                        |             | after input source detection is           |  |  |
|     |             |     |                     |                        |             | completed.                                |  |  |

**Note9:** LEGEND: R/W = Read/Write; R = Read only

## REG01 (address = 01) [reset = 00011010]

## **REG01 Register**

| Bit7     | Bit6   | Bit5       | Bit4       | Bit3       | Bit2 Bit1  |            | Bit0         |
|----------|--------|------------|------------|------------|------------|------------|--------------|
| Reserved | WD_RST | OTG_CONFIG | CHG_CONFIG | SYS_Min[2] | SYS_Min[1] | SYS_Min[0] | Min_VBAT_SEL |
| R        | R/W    | R/W        | R/W        | R/W        | R/W        | R/W        | R/W          |

### **REG01 Field Descriptions**

| Bit | Field            | POR | Туре | Reset                     | Description                                                                                                |
|-----|------------------|-----|------|---------------------------|------------------------------------------------------------------------------------------------------------|
| 7   | Reserved         | 0   | R    | NA                        |                                                                                                            |
| 6   | WD_RST           | 0   | R/W  | NA                        | I <sup>2</sup> C Watchdog Timer Reset 0 - Normal (default) 1- Reset (Back to 0 after watchdog timer reset) |
| 5   | OTG<br>_CONFIG   | 0   | R/W  | by REG_RST<br>by Watchdog | Boost (OTG) Mode Configuration 0 - OTG Disable (default) 1 - OTG Enable                                    |
| 4   | CHG<br>_CONFIG   | 1   | R/W  | by REG_RST<br>by Watchdog | Charge Enable Configuration 0 - Charge Disable 1- Charge Enable (default)                                  |
| 3   | SYS_Min[2]       | 1   | R/W  | by REG_RST                | System Minimum Voltage                                                                                     |
| 2   | SYS_Min[1]       | 0   | R/W  | by REG_RST                | 000: 2.6 V 001: 2.8 V 010: 3.0 V 011: 3.2 V 100: 3.4 V 101: 3.5 V 110: 3.6 V 111: 3.7 V                    |
| 1   | SYS_Min[0]       | 1   | R/W  | by REG_RST                | Default: 3.5 V (101)                                                                                       |
| 0   | Min_VBAT_<br>SEL | 0   | R/W  | by REG_RST                | Minimum battery voltage for OTG mode.  0 - 2.8 V BAT falling                                               |

## **REG02** (address = 02) [reset = 10100010]

## **REG02 Register**

| Bit7      | Bit6      | Bit5    | Bit4    | Bit3    | Bit2    | Bit1    | Bit0    |
|-----------|-----------|---------|---------|---------|---------|---------|---------|
| BOOST_LIM | Q1_FULLON | ICHG[5] | ICHG[4] | ICHG[3] | ICHG[2] | ICHG[1] | ICHG[0] |
| R/W       | R/W       | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     |

### **REG02 Field Descriptions**

|     |           |     |      | _                         |                                                                                                                                                                                                                                               |
|-----|-----------|-----|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field     | POR | Type | Reset                     | Description                                                                                                                                                                                                                                   |
| 7   | BOOST_LIM | 1   | R/W  | by REG_RST<br>by Watchdog | Boost Mode Current Limit  0 - 0.5 A                                                                                                                                                                                                           |
| 6   | Q1_FULLON | 0   | R/W  | by REG_RST                | 0 - Use higher Q1 R <sub>DSON</sub> when programmed  I <sub>INDPM</sub> < 700 mA (default, better accuracy)  1 - Use lower Q1 R <sub>DSON</sub> always (better efficiency)  In boost mode, full FET is always used and this bit has no effect |
| 5   | ICHG[5]   | 1   | R/W  | by REG_RST by Watchdog    |                                                                                                                                                                                                                                               |
| 4   | ICHG[4]   | 0   | R/W  | by REG_RST by Watchdog    | Fast Charge Current                                                                                                                                                                                                                           |
| 3   | ICHG[3]   | 0   | R/W  | by REG_RST by Watchdog    | Default: 1955 mA (100010)  Range: 0 mA (0000000) – 3047.5 mA (110010)  Note:                                                                                                                                                                  |
| 2   | ICHG[2]   | 0   | R/W  | by REG_RST by Watchdog    | 000000~001101: 90mA per step<br>001110~110101: 57.5 mA per step                                                                                                                                                                               |
| 1   | ICHG[1]   | 1   | R/W  | by REG_RST by Watchdog    | oo 1110 - 110 101. 37.3 IIIM pei siep                                                                                                                                                                                                         |
| 0   | ICHG[0]   | 0   | R/W  | by REG_RST<br>by Watchdog |                                                                                                                                                                                                                                               |

## REG03 (address = 03) [reset = 00100010]

## **REG03 Register**

| Bit7       | Bit6       | Bit5       | Bit4       | Bit3     | Bit2     | Bit1     | Bit0     |
|------------|------------|------------|------------|----------|----------|----------|----------|
| IPRECHG[3] | IPRECHG[2] | IPRECHG[1] | IPRECHG[0] | ITERM[3] | ITERM[2] | ITERM[1] | ITERM[0] |
| R/W        | R/W        | R/W        | R/W        | R/W      | R/W      | R/W      | R/W      |

## **REG03 Field Descriptions**

| Bit | Field        | POR | Туре    | Reset       | Description |                                                    |  |
|-----|--------------|-----|---------|-------------|-------------|----------------------------------------------------|--|
| 7   | IPRECHG[3]   | 0   | R/W     | by REG_RST  | 416 mA      |                                                    |  |
|     |              |     |         | by Watchdog |             | Precharge Current                                  |  |
| 6   | IPRECHG[2]   | 0   | R/W     | by REG_RST  | 208 mA      | Default: 156 mA (0010)                             |  |
|     | ii (\Lono[2] | U   | 10,00   | by Watchdog | 200 111/4   | Offset: 52 mA                                      |  |
| _   | IDDECHC(4)   | 4   | D/M     | by REG_RST  | 104 mA      |                                                    |  |
| 5   | IPRECHG[1]   | 1   | R/W     | by Watchdog | 104 MA      | Note: IPRECHG > 676 mA<br>clamped to 676 mA (1100) |  |
| 4   | IPRECHG[0]   | 0   | R/W     | by REG_RST  | 52 mA       | clamped to 070 mA (1100)                           |  |
| 4   | IPRECHG[0]   | 0   | I K/VV  | by Watchdog | 32 IIIA     |                                                    |  |
| 3   | ITERM[3]     | 0   | R/W     | by REG_RST  | 480 mA      |                                                    |  |
| 3   | TTERIVI[3]   | U   | F/VV    | by Watchdog | 400 IIIA    | Termination Current                                |  |
| 2   | ITERM[2]     | 0   | R/W     | by REG_RST  | 240 mA      | Default: 180 mA (0010)                             |  |
|     | I I ERIVI[2] | U   | F/VV    | by Watchdog | 240 IIIA    | Offset: 60 mA                                      |  |
| 1   | ITERM[1]     | 1   | R/W     | by REG_RST  | 120 mA      | Note:                                              |  |
|     |              |     | FV V V  | by Watchdog | 120 IIIA    | ITERM > 780mA clamped to                           |  |
| 0   | ITERM[0]     | 0   | R/W     | by REG_RST  | 60 mA       | 780mA (1100)                                       |  |
| U   | I I EKIVI[U] | U   | FX/ V V | by Watchdog | OU IIIA     |                                                    |  |

## REG04 (address = 04) [reset = 01011000]

## **REG04 Register**

| Bit7    | Bit6    | Bit5    | Bit4    | Bit3    | Bit2     | Bit1     | Bit0   |
|---------|---------|---------|---------|---------|----------|----------|--------|
| VREG[4] | VREG[3] | VREG[2] | VREG[1] | VREG[0] | Reserved | Reserved | VRECHG |
| R/W     | R/W     | R/W     | R/W     | R/W     | R        | R        | R/W    |

#### **REG04 Field Descriptions**

| Bit | Field     | POR | Туре | Reset                     |                                                    | Description                                                                                                  |  |  |
|-----|-----------|-----|------|---------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| 7   | VREG[4]   | 0   | R/W  | by REG_RST                | 512 mV                                             | Charge Voltage                                                                                               |  |  |
|     | ) /D=0/01 |     |      | by Watchdog by REG_RST    | 050 1/                                             | Offset: 3.856 V<br>Range: 3.856 V to 4.624 V (11000)                                                         |  |  |
| 6   | VREG[3]   | 1   | R/W  | by Watchdog               | 256 mV                                             | Default: 4.208 V (01011)                                                                                     |  |  |
| 5   | VREG[2]   | 0   | R/W  | by REG_RST                | 128 mV                                             | Note: Value above 11000 (4.624 V) is                                                                         |  |  |
|     |           |     |      | by Watchdog               |                                                    | clamped to register value 11000 (4.624V)                                                                     |  |  |
| 4   | VREG[1]   | 1   | R/W  | by REG_RST<br>by Watchdog | 64 mV                                              | REG04[7:3] is for compatibility, when                                                                        |  |  |
| 3   | VREG[0]   | 1   | R/W  | by REG_RST<br>by Watchdog | 32 mV                                              | write to REG04, VREG[0] will be automatically set 0. If need more VREG[5:0] settings, please use REG0E[7:2]. |  |  |
| 2   | Reserved  | 0   | R/W  | N/A                       |                                                    |                                                                                                              |  |  |
| 1   | Reserved  | 0   | R/W  | N/A                       |                                                    |                                                                                                              |  |  |
| 0   | VRECHG    | 0   | R/W  | by REG_RST<br>by Watchdog | Recharge threshold 0 - 100 mV (default) 1 - 200 mV |                                                                                                              |  |  |

## REG05 (address = 05) [reset = 10011111]

## **REG05 Register**

| Bit7    | Bit6     | Bit5        | Bit4        | Bit3     | Bit2      | Bit1 | Bit0       |
|---------|----------|-------------|-------------|----------|-----------|------|------------|
| EN_TERM | Reserved | WATCHDOG[1] | WATCHDOG[0] | EN_TIMER | CHG_TIMER | TREG | JEITA_ISET |
| R/W     | R/W      | R/W         | R/W         | R/W      | R/W       | R/W  | R/W        |

#### **REG05 Field Descriptions**

| Bit | Field                                   | POR | Туре  | Reset        | Description                                     |
|-----|-----------------------------------------|-----|-------|--------------|-------------------------------------------------|
| 7   | EN_TERM                                 | 1   | R/W   | by REG_RST   | Enable Charge termination                       |
|     | EN_I ERWI                               | ı   | TC/VV | by Watchdog  | 0 - Disable 1 - Enable (default)                |
| 6   | Reserved                                | 0   | R/W   | by REG_RST   |                                                 |
|     | TROOGIVOU                               |     | 1000  | by Watchdog  |                                                 |
| 5   | WATCHDOG[1]                             | 0   | R/W   | by REG_RST   | I <sup>2</sup> C Watchdog Timer Setting         |
|     | *************************************** |     | 1000  | by Watchdog  | 00 - Disable watchdog timer                     |
|     | 4 WATCHDOG[0]                           |     |       | by REG_RST   | 01 - 40 s (default)                             |
| 4   |                                         | 1   | R/W   | by Watchdog  | 10 - 80 s                                       |
|     |                                         |     |       | by Waterladg | 11 - 160 s                                      |
| 3   | EN TIMER                                | 1   | R/W   | by REG_RST   | Charging Safety Timer Enable                    |
|     | LIV_TIMEIX                              |     | 1000  | by Watchdog  | 0 - Disable 1 - Enable (default)                |
| 2   | CHG_TIMER                               | 1   | R/W   | by REG_RST   | Fast Charge Timer Setting                       |
|     | ONO_NIMER                               | '   | 10,00 | by Watchdog  | 0 - 5 hrs 1 - 10 hrs (default)                  |
|     |                                         |     |       |              | Thermal Regulation Threshold:                   |
|     |                                         |     |       |              | 0 - 100 °C 1-120 °C (default)                   |
| 1   | TREG                                    | 1   | R/W   | by REG_RST   | Note: REG05[1] is for compatibility, when write |
| '   | INLO                                    | '   | 17/77 | by Watchdog  | to REG05, TREG[1] will be automatically set 1.  |
|     |                                         |     |       |              | If need more TREG[1:0] settings, please use     |
|     |                                         |     |       |              | REG0F[7:6].                                     |
|     | IEITA ISET                              |     |       | by REG_RST   | JEITA Low Temperature Charge Current Setting    |
| 0   | 0 JEITA_ISET 1 (0°C-10°C)               |     | R/W   | _            | 0 - 50% of ICHG                                 |
|     |                                         |     |       | by Watchdog  | 1 - 20% of ICHG (default)                       |

## REG06 (address = 06) [reset = 01100110]

## **REG06 Register**

| Bit7   | Bit6   | Bit5      | Bit4      | Bit3      | Bit2      | Bit1      | Bit0      |
|--------|--------|-----------|-----------|-----------|-----------|-----------|-----------|
| OVP[1] | OVP[0] | BOOSTV[1] | BOOSTV[0] | VINDPM[3] | VINDPM[2] | VINDPM[1] | VINDPM[0] |
| R/W    | R/W    | R/W       | R/W       | R/W       | R/W       | R/W       | R/W       |

#### **REG06 Field Descriptions**

| Bit | Field     | POR | Туре | Reset      |                                                          | Description                                    |  |
|-----|-----------|-----|------|------------|----------------------------------------------------------|------------------------------------------------|--|
| 7   | OVP[1]    | 0   | R/W  | by REG_RST | 00 - 5.5 V<br>01 - 6.5 V (5 V input, default)            |                                                |  |
| 6   | OVP[0]    | 1   | R/W  | by REG_RST |                                                          |                                                |  |
| 5   | BOOSTV[1] | 1   | R/W  | by REG_RST | 256 mV                                                   | Boost Regulation Voltage:<br>Offset: 4.870V    |  |
| 4   | BOOSTV[0] | 0   | R/W  | by REG_RST | 128 mV                                                   | Range: 4.870V – 5.254V<br>Default: 5.126V (10) |  |
| 3   | VINDPM[3] | 0   | R/W  | by REG_RST |                                                          |                                                |  |
| 2   | VINDPM[2] | 1   | R/W  | by REG_RST | Absolute<br>Offset: 3.                                   | VINDPM Threshold<br>9 V                        |  |
| 1   | VINDPM[1] | 1   | R/W  | by REG_RST | Range: 3.9 V (0000) - 5.4 V (1111) Default: 4.5 V (0110) |                                                |  |
| 0   | VINDPM[0] | 0   | R/W  | by REG_RST |                                                          |                                                |  |

<sup>40</sup> Rev 1.0

## REG07 (address = 07) [reset = 01001100]

## **REG07 Register**

| Bit7   | Bit6  | Bit5   | Bit4  | Bit3   | Bit2    | Bit1      | Bit0      |
|--------|-------|--------|-------|--------|---------|-----------|-----------|
| IINDET | TMR2X | BATFET | JEITA | BATFET | BATFET  | VDPM_BAT  | VDPM_BA   |
| _EN    | _EN   | _DIS   | _VSET | _DLY   | _RST_EN | _TRACK[1] | _TRACK[0] |
| R/W    | R/W   | R/W    | R/W   | R/W    | R/W     | R/W       | R/W       |

## **REG07 Field Descriptions**

| Bit | Field                       | POR | Туре | Reset                     | Description                                                                                                                                                                                           |
|-----|-----------------------------|-----|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IINDET_EN                   | 0   | R/W  | by REG_RST<br>by Watchdog | Input Current Limit Detection  0 – Not in D+/D- detection  1 – Force D+/D- detection (Back to 0 after ICL detection is complete)                                                                      |
| 6   | TMR2X_EN                    | 1   | R/W  | by REG_RST<br>by Watchdog | Safety Timer Setting during DPM or Thermal Regulation  0 – Safety timer not slowed by 2X during input DPM or thermal regulation  1 – Safety timer slowed by 2X during input DPM or thermal regulation |
| 5   | BATFET_DIS                  | 0   | R/W  | by REG_RST                | Force BATFET off to enable ship mode 0 – Allow BATFET turn on 1 – Force BATAFET off                                                                                                                   |
| 4   | JEITA_VSET<br>(45°C - 60°C) | 0   | R/W  | by REG_RST<br>by Watchdog | JEITA High Temperature Charge Voltage Setting 0 – Set Charge Voltage to VREG-200mV during JEITA high temperature 1 – Set Charge Voltage to VREG during JEITA high temperature                         |
| 3   | BATFET_DLY                  | 1   | R/W  | by REG_RST                | BATFET turn off delay control  0 – BATFET turn off immediately when  BATET_DIS bit is set  1 – BATFET turn off delay by tsm_DLY (typ. 10 s)  when BATFET_DIS bit is set                               |
| 2   | BATFET_<br>RST_EN           | 1   | R/W  | by REG_RST<br>by Watchdog | BATFET full system reset enable 0 – Disable BATFET full system reset 1 – Enable BATFET full system reset                                                                                              |
| 1   | VDPM_BAT<br>_TRACK[1]       | 0   | R/W  | by REG_RST                | Sets VINDPM to track BAT voltage.  Actual VINDPM is higher of register value and                                                                                                                      |
| 0   | VDPM_BAT<br>_TRACK[0]       | 0   | R/W  | by REG_RST                | VBAT+VDPM_TRACK.  00 – Disable tracking function (VINDPM is set by register)  01 – VBAT + 200mV 10 – VBAT + 250mV  11 – VBAT + 300mV                                                                  |

## REG08 (address = 08) [reset = 00000000]

## **REG08 Register**

| Bit7     | Bit6     | Bit5     | Bit4     | Bit3     | Bit2  | Bit1  | Bit0  |
|----------|----------|----------|----------|----------|-------|-------|-------|
| VBUS     | VBUS     | VBUS     | CHRG     | CHRG     | PG    | THERM | VSYS  |
| _STAT[2] | _STAT[1] | _STAT[0] | _STAT[1] | _STAT[0] | _STAT | _STAT | _STAT |
| R        | R        | R        | R        | R        | R     | R     | R     |

### **REG08 Field Descriptions**

| Bit | Field        | POR | Туре | Reset | Description                                                                                                        |
|-----|--------------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------|
| 7   | VBUS_STAT[2] | 0   | R    | NA    | VBUS Status register 000: No input 001: USB Host SDP                                                               |
| 6   | VBUS_STAT[1] | 0   | R    | NA    | 010: USB CDP: (1.5A) 011: USB DCP (2.4 A) 101: Unknown Adapter (500mA) 110: Non-Standard Adapter (1A/2A/2.1A/2.4A) |
| 5   | VBUS_STAT[0] | 0   | R    | NA    | 111: OTG Software current limit is reported in IINDPM register                                                     |
| 4   | CHRG_STAT[1] | 0   | R    | NA    | Charging status: 00 - Not Charging 01 - Pre-charge (< VBATLOWV)                                                    |
| 3   | CHRG_STAT[0] | 0   | R    | NA    | 10 - Fast Charging 11 - Charge Termination Done                                                                    |
| 2   | PG_STAT      | 0   | R    | NA    | Power Good status: 0 - Power Not Good 1 - Power Good                                                               |
| 1   | THERM_STAT   | 0   | R    | NA    | Thermal Regulation Status 0 - Normal 1 - In Thermal regulation                                                     |
| 0   | VSYS_STAT    | 0   | R    | NA    | VSYS Regulation Status 0 - Not in VSYSMIN regulation (BAT > VSYSMIN) 1 - In VSYSMIN regulation (BAT < VSYSMIN)     |

## REG09 (address = 09) [reset = 10000000]

## **REG09 Register**

| Bit7    | Bit6      | Bit5      | Bit4       | Bit3   | Bit2      | Bit1      | Bit0      |
|---------|-----------|-----------|------------|--------|-----------|-----------|-----------|
| WATCHDG | OTG FAULT | CHRG      | CHRG       | BAT    | NTC       | NTC       | NTC       |
| _FAULT  | OTG_FAULT | _FAULT[1] | _FAULT[ 0] | _FAULT | _FAULT[2] | _FAULT[1] | _FAULT[0] |
| R       | R         | R         | R          | R      | R         | R         | R         |

## **REG09 Field Descriptions**

| Bit | Field              | POR | Туре | Reset | Description                                                                                                     |
|-----|--------------------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7   | WATCHDOG_FAUL<br>T | 1   | R    | NA    | I <sup>2</sup> C Watchdog Fault Status 0 - Normal 1 - Watchdog timer expiration                                 |
| 6   | OTG_FAULT          | 0   | R    | NA    | Boost Mode Fault Status 0 - Normal 1 - VBUS overloaded in OTG, or VBUS OVP, or battery is too low in boost mode |
| 5   | CHRG_FAULT[1]      | 0   | R    | NA    | Charger Fault Status 00 - Normal 01 - Input fault (VAC OVP or VBAT < VBUS <                                     |
| 4   | CHRG_FAULT[0]      | 0   | R    | NA    | 3.8V) 10 - Thermal shutdown 11 - Charge Safety Timer Expiration                                                 |
| 3   | BAT_FAULT          | 0   | R    | NA    | Battery Fault Status 0 - Normal 1 - BATOVP                                                                      |
| 2   | NTC_FAULT[2]       | 0   | R    | NA    | NTC Fault Status Charge Mode: 000 - Normal                                                                      |
| 1   | NTC_FAULT[1]       | 0   | R    | NA    | 010 - TS Warm 011 - TS Cool<br>101 - TS Cold 110 - TS Hot                                                       |
| 0   | NTC_FAULT[0]       | 0   | R    | NA    | Boost mode: 000 - Normal 101 - TS Cold 110-TS Hot                                                               |

## **REG0A** (address = 0A) [reset = 00000000]

## **REG0A Register**

| Bit7    | Bit6   | Bit5   | Bit4     | Bit3     | Bit2      | Bit1     | Bit0     |
|---------|--------|--------|----------|----------|-----------|----------|----------|
| VBUS GD | VINDPM | IINDPM | Dogoryod | Reserved | ACOV_STAT | Reserved | Reserved |
| VBUS_GD | _STAT  | _STAT  | Reserved |          |           |          |          |
| R       | R      | R      | R        | R        | R         | R        | R        |

## **REG0A Field Descriptions**

|     | ·            |     |       |       |                           |  |  |  |  |  |  |
|-----|--------------|-----|-------|-------|---------------------------|--|--|--|--|--|--|
| Bit | Field        | POR | Туре  | Reset | Description               |  |  |  |  |  |  |
|     |              |     |       |       | VBUS Good Status          |  |  |  |  |  |  |
| 7   | VBUS_GD      | 0   | R     | NA    | 0 – Not VBUS attached     |  |  |  |  |  |  |
|     |              |     |       |       | 1 – VBUS attached         |  |  |  |  |  |  |
| 6   | VINDPM_STAT  | 0   | R     | NA    | 0 - Not in VINDPM         |  |  |  |  |  |  |
|     | VINDI W_OTAT | U   | 11    | INA   | 1 - In VINDPM             |  |  |  |  |  |  |
| 5   | IINDPM_STAT  | 0   | R     | NA    | 0 - Not in IINDPM         |  |  |  |  |  |  |
|     | IIINDFW_STAT | U   | IX.   | INA   | 1 - In IINDPM             |  |  |  |  |  |  |
| 4   | Reserved     | 0   | R     | NA    |                           |  |  |  |  |  |  |
|     | 110001700    |     | 11    | 14/ ( |                           |  |  |  |  |  |  |
| 3   | Reserved     | 0   | R     | NA    |                           |  |  |  |  |  |  |
|     | 110001700    | Ŭ   |       | 1471  |                           |  |  |  |  |  |  |
| 2   | ACOV_STAT    | 0   | R     | NA    | 0 - Device is NOT in ACOV |  |  |  |  |  |  |
|     | 7.001_017.11 | Ŭ   |       |       | 1 - Device is in ACOV     |  |  |  |  |  |  |
| 1   | Reserved     | 0   | R/W   | NA    |                           |  |  |  |  |  |  |
|     | 110001700    |     | 10,00 | 14/1  |                           |  |  |  |  |  |  |
| 0   | Reserved     | 0   | R/W   | NA    |                           |  |  |  |  |  |  |
| J   | 110001100    |     | 10,00 | 14/7  |                           |  |  |  |  |  |  |

## REG0B (address = 0B) [reset = 0xxxxxxx]

## **REG0B Register**

| Bit7    | Bit6  | Bit5  | Bit4  | Bit3  | Bit2     | Bit1       | Bit0       |
|---------|-------|-------|-------|-------|----------|------------|------------|
| REG_RST | PN[3] | PN[2] | PN[1] | PN[0] | Reserved | DEV_REV[1] | DEV_REV[0] |
| R/W     | R     | R     | R     | R     | R        | R          | R          |

#### **REG0B Field Descriptions**

| Bit | Field      | POR | Туре | Reset | Description                                         |
|-----|------------|-----|------|-------|-----------------------------------------------------|
|     |            |     |      |       | Register reset                                      |
|     |            |     |      |       | 0 - Keep current register setting                   |
| 7   | REG_RST    | 0   | R/W  | NA    | 1- Reset to default register value and reset safety |
|     | _          |     | -    |       | Timer                                               |
|     |            |     |      |       | Note: Bit resets to 0 after register reset is       |
|     |            |     |      |       | completed                                           |
| 6   | PN[3]      | Х   | R    | NA    |                                                     |
| 5   | PN[2]      | х   | R    | NA    | 0111                                                |
| 4   | PN[1]      | х   | R    | NA    |                                                     |
| 3   | PN[0]      | х   | R    | NA    |                                                     |
| 2   | Reserved   | х   | R    | NA    |                                                     |
| 1   | DEV_REV[1] | х   | R    | NA    |                                                     |
| 0   | DEV_REV[0] | х   | R    | NA    |                                                     |

## **REG0C** (address = 0C) [reset = 01100100]

## **REG0C Register**

| Bit7       | Bit6  | Bit5    | Bit4    | Bit3     | Bit2     | Bit1     | Bit0   |
|------------|-------|---------|---------|----------|----------|----------|--------|
| BOOST_FREQ | BCOLD | BHOT[1] | BHOT[0] | Reserved | Reserved | Reserved | ICO_EN |
| R/W        | R/W   | R/W     | R/W     | R        | R        | R        | R/W    |

## **REG0C Field Descriptions**

| Bit | Field      | POR | Туре | Reset                     | Description                                                                                                                                                 |
|-----|------------|-----|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BOOST_FREQ | 0   | R/W  | by REG_RST<br>by Watchdog | Boost Mode Frequency Selection 0 - 1.5MHz (default) 1 - 500kHz                                                                                              |
| 6   | BCOLD      | 1   | R/W  | by REG_RST<br>by Watchdog | Boost Mode Cold Temperature Monitor Threshold<br>0 - V <sub>BCOLD0</sub> Threshold (77%, -10°C)<br>1 - V <sub>BCOLD1</sub> Threshold (80%, -20°C) (default) |
| 5   | BHOT[1]    | 1   | R/W  | by REG_RST<br>by Watchdog | Boost Mode Hot Temperature Monitor Threshold 00 - V <sub>BHOT1</sub> Threshold (34.75%, 60°C) 01 - V <sub>BHOT0</sub> Threshold (37.75%, 55°C)              |
| 4   | внот[0]    | 0   | R/W  | by REG_RST<br>by Watchdog | 10 - V <sub>BHOT2</sub> Threshold (31.25%, 65°C) (default) 11 - Disable boost mode thermal protection                                                       |
| 3   | Reserved   | 0   | R    | NA                        |                                                                                                                                                             |
| 2   | Reserved   | 1   | R    | NA                        |                                                                                                                                                             |
| 1   | Reserved   | 0   | R    | NA                        |                                                                                                                                                             |
| 0   | ICO_EN     | 0   | R/W  | by REG_RST                | Enable Input Current Limit Optimization (ICO)  0 - Disable Optimization  1 - Enable Optimization                                                            |

<sup>0</sup> Rev 1.0

## **REG0D** (address = 0D) [reset = 00000000]

## **REG0D Register**

| Bit7  | Bit6       | Bit5    | Bit4    | Bit3    | Bit2    | Bit1    | Bit0    |
|-------|------------|---------|---------|---------|---------|---------|---------|
| FORCE | ICO        | IDPM    | IDPM    | IDPM    | IDPM    | IDPM    | IDPM    |
| _ICO  | _OPTIMIZED | _LIM[5] | _LIM[4] | _LIM[3] | _LIM[2] | _LIM[1] | _LIM[0] |
| R/W   | R          | R       | R       | R       | R       | R       | R       |

## **REG0D Field Descriptions**

|     | NEGOS Field Secondarions |     |      |            |                                                                                                                                          |                                                |  |  |  |  |  |
|-----|--------------------------|-----|------|------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|--|
| Bit | Field                    | POR | Туре | Reset      |                                                                                                                                          | Description                                    |  |  |  |  |  |
| 7   | FORCE_ICO                | 0   | R/W  | by REG_RST | Force Start Input Current Limit Optimization (ICO) 0 - Do not force ICO 1 - Force ICO (can be set only and will back 0 after ICO starts) |                                                |  |  |  |  |  |
| 6   | ICO_OPTIMIZED            | 0   | R    | NA         | Input Current Limit Optimization (ICO) Status 0 - Optimization is in progress 1 - Maximum Input Current Detected                         |                                                |  |  |  |  |  |
| 5   | IDPM_LIM[5]              | 0   | R    | NA         | 1600 mA                                                                                                                                  |                                                |  |  |  |  |  |
| 4   | IDPM_LIM[4]              | 0   | R    | NA         | 800 mA                                                                                                                                   | Input Current Limit in effect while            |  |  |  |  |  |
| 3   | IDPM_LIM[3]              | 0   | R    | NA         | 400 mA                                                                                                                                   | Input Current Optimizer (ICO) is enabled       |  |  |  |  |  |
| 2   | IDPM_LIM[2]              | 0   | R    | NA         | 200 mA                                                                                                                                   | Offset: 100mA<br>Range: 100mA (000000) - 3.25A |  |  |  |  |  |
| 1   | IDPM_LIM[1]              | 0   | R    | NA         | 100 mA                                                                                                                                   | (111111)                                       |  |  |  |  |  |
| 0   | IDPM_LIM[0]              | 0   | R    | NA         | 50 mA                                                                                                                                    |                                                |  |  |  |  |  |

## **REG0E** (address = 0E) [reset = 01011000]

## **REG0E Register**

| Bit7    | Bit6    | Bit5    | Bit4    | Bit3    | Bit2    | Bit1    | Bit0     |
|---------|---------|---------|---------|---------|---------|---------|----------|
| VREG[5] | VREG[4] | VREG[3] | VREG[2] | VREG[1] | VREG[0] | VREG[0] | Reserved |
| R/W      |

#### **REG0E Field Descriptions**

| Bit | Field      | POR | Туре | Reset                     |                                                                    | Description                                                    |  |
|-----|------------|-----|------|---------------------------|--------------------------------------------------------------------|----------------------------------------------------------------|--|
| 7   | VREG[5]    | 0   | R/W  | by REG_RST by Watchdog    | 512 mV                                                             |                                                                |  |
| 6   | VREG[4]    | 1   | R/W  | by REG_RST by Watchdog    | 256 mV                                                             | Charge Voltage                                                 |  |
| 5   | VREG[3]    | 0   | R/W  | by REG_RST<br>by Watchdog | 128 mV                                                             | Offset: 3.856 V<br>Range: 3.856 V to 4.624 V (110000)          |  |
| 4   | VREG[2]    | 1   | R/W  | by REG_RST<br>by Watchdog | 64 mV                                                              | Default: 4.208 V (010110)  Note: Value above 1100 00 (4.624 V) |  |
| 3   | VREG[1]    | 1   | R/W  | by REG_RST by Watchdog    | 32 mV                                                              | is clamped to register value 110000 (4.624 V)                  |  |
| 2   | VREG[0]    | 0   | R/W  | by REG_RST<br>by Watchdog | 16 mV                                                              |                                                                |  |
| 1   | VREG_FT    | 0   | R/W  | by REG_RST<br>by Watchdog | 8 mV 10 = Disable (default)                                        |                                                                |  |
| 0   | BAT_LOADEN | 0   | R/W  | by REG_RST<br>by Watchdog | Battery Load (I <sub>BATLOAD</sub> ) Enable 0 - Disable 1 - Enable |                                                                |  |

<sup>0</sup> Rev 1.0

## **REG0F** (address = 0F) [reset = 00000000]

## **REG0F Register**

| Bit7    | Bit6    | Bit5        | Bit4        | Bit3        | Bit2      | Bit1      | Bit0      |
|---------|---------|-------------|-------------|-------------|-----------|-----------|-----------|
| TREG[1] | TREG[0] | BAT_COMP[2] | BAT_COMP[1] | BAT_COMP[0] | VCLAMP[2] | VCLAMP[1] | VCLAMP[0] |
| R/W     | R/W     | R/W         | R/W         | R/W         | R/W       | R/W       | R/W       |

## **REG0F Field Descriptions**

| Bit         | Field        | POR | Туре | Reset                     | Description                                                    | Comment                                    |  |
|-------------|--------------|-----|------|---------------------------|----------------------------------------------------------------|--------------------------------------------|--|
| 7 TREG[1] 0 |              |     | R/W  | by REG_RST<br>by Watchdog | tion Threshold                                                 |                                            |  |
| 6           | TREG[0]      | 0   | R/W  | by REG_RST<br>by Watchdog | - 00 - Disable TREG 01 - 80°C<br>10 - 100°C 11 - 120°C (defaul |                                            |  |
| 5           | BAT_COMP[2]  | 0   | R/W  | by REG_RST<br>by Watchdog | 80 mΩ                                                          | IR Compensation Resistor                   |  |
| 4           | BAT_COMP[21] | 0   | R/W  | by REG_RST<br>by Watchdog | 40 mΩ                                                          | Setting Range: 0 - 140 mΩ                  |  |
| 3           | BAT_COMP[0]  | 0   | R/W  | by REG_RST<br>by Watchdog | 20 mΩ                                                          | Default: 0 mΩ (000) (i.e. Disable IR Comp) |  |
| 2           | VCLAMP[2]    | 0   | R/W  | by REG_RST<br>by Watchdog | 128 mV                                                         | IR Compensation Resistor                   |  |
| 1           | VCLAMP[1]    | 0   | R/W  | by REG_RST<br>by Watchdog | 64 mV                                                          | Setting Offset: 0 mV                       |  |
| 0           | VCLAMP[0]    | 0   | R/W  | by REG_RST<br>by Watchdog | 32 mV                                                          | Range: 0 - 224 mV<br>Default: 0 mV (000)   |  |

<sup>10</sup> Rev 1.0

## REG10 (address = 10) [reset = 00000000]

## **REG10 Register**

| Bit7   | Bit6      | Bit5      | Bit4      | Bit3     | Bit2      | Bit1      | Bit0      |
|--------|-----------|-----------|-----------|----------|-----------|-----------|-----------|
| EN_12V | DP_DAC[2] | DP_DAC[1] | DP_DAC[0] | HVDCP_EN | DM_DAC[2] | DM_DAC[1] | DM_DAC[0] |
| R/W    | R/W       | R/W       | R/W       | R/W      | R/W       | R/W       | R/W       |

## **REG10 Field Descriptions**

| Bit | Field     | POR | Туре | Reset      | Description                                                                                                       |
|-----|-----------|-----|------|------------|-------------------------------------------------------------------------------------------------------------------|
| 7   | EN_12V    | 0   | R/W  | by REG_RST | Enable HVDCP 12V<br>0 - HVDCP 9 V (default)<br>1 - HVDCP 12 V                                                     |
| 6   | DP_DAC[2] | 0   | R/W  | by REG_RST | D+ Pin Output Driver                                                                                              |
| 5   | DP_DAC[1] | 0   | R/W  | by REG_RST | 000 - HiZ mode (default) 001 - 0V<br>010 - 0.6V 011 - 1.2V<br>100 - 2.0V 101 - 2.7V                               |
| 4   | DP_DAC[0] | 0   | R/W  | by REG_RST | 110 - 3.3V 111 - 3.3V                                                                                             |
| 3   | HVDCP_EN  | 0   | R    | by REG_RST | High Voltage DCP handshake Enable on D+/D-<br>0 - Disable HVDCP handshake (default)<br>1 - Enable HVDCP handshake |
| 2   | DM_DAC[2] | 0   | R    | by REG_RST | D- Pin Output Driver                                                                                              |
| 1   | DM_DAC[1] | 0   | R    | by REG_RST | 000 - HiZ mode (default) 001 - 0V<br>010 - 0.6V 011 - 1.2V                                                        |
| 0   | DM_DAC[0] | 0   | R/W  | by REG_RST | 100 - 2.0V 101 - 2.7V<br>110 - 3.3V 111 - 3.3V                                                                    |

<sup>0</sup> Rev 1.0

## **REG11(address = 11) [reset = 00000110]**

## **REG11 Register**

| Bit7     | Bit6      | Bit5      | Bit4      | Bit3      | Bit2      | Bit1      | Bit0      |
|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Reserved | VINDPM[6] | VINDPM[5] | VINDPM[4] | VINDPM[3] | VINDPM[2] | VINDPM[1] | VINDPM[0] |
| R/W      | R/W       | R/W       | R/W       | R/W       | R/W       | R/W       | R/W       |

## **REG11 Field Descriptions**

| Bit | Field     | POR | Туре | Reset      | Description |                                                            |  |
|-----|-----------|-----|------|------------|-------------|------------------------------------------------------------|--|
| 7   | Reserved  | 0   | R    | NA         |             |                                                            |  |
| 6   | VINDPM[6] | 0   | R/W  | by REG_RST | 6400 mV     |                                                            |  |
| 5   | VINDPM[5] | 0   | R/W  | by REG_RST | 3200 mV     |                                                            |  |
| 4   | VINDPM[4] | 0   | R/W  | by REG_RST | 1600 mV     | Absolute VINDPM Threshold                                  |  |
| 3   | VINDPM[3] | 0   | R/W  | by REG_RST | 800 mV      | Offset: 3.9V<br>Range: 3.9V (0000000) - 14.2V<br>(1100111) |  |
| 2   | VINDPM[2] | 1   | R/W  | by REG_RST | 400 mV      | Default: 4.5V (0000110)                                    |  |
| 1   | VINDPM[1] | 1   | R/W  | by REG_RST | 200 mV      |                                                            |  |
| 0   | VINDPM[0] | 0   | R/W  | by REG_RST | 100 mV      |                                                            |  |

<sup>0</sup> Rev 1.0

#### **Application information**

A typical application consists of the device configured as an I<sup>2</sup>C controlled power path management device and a single cell battery charger for Li-lon and Li-polymer batteries used in a wide range of smart phones and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive.

#### **Typical Application Circuit**



#### **Design Requirements**

#### **Inductor Selection**

The 1.5 MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current (I<sub>CHG</sub>) plus half the ripple current (I<sub>RIPPLE</sub>):

$$I_{SAT} \ge I_{CHG} + (1/2) \times I_{RIPPLE}$$

The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D =  $V_{BAT}/V_{VBUS}$ ), the switching frequency (fs) and the inductance (L).

$$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$

The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off between inductor size and efficiency for a practical design.

#### **Input Capacitor**

Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current IC in occurs where the duty cycle is closest to 50% and can be estimated using:

$$I_{\text{CIN}} = I_{\text{CHG}} \times \sqrt{D \times (1 - D)}$$

Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. A rating of 25 V or higher capacitor is preferred for 15 V input voltage. Capacitance of 22  $\mu$ F is suggested for typical of 3 A charging current.

#### **Output Capacitor**

Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. The formula shows the output capacitor RMS current I<sub>COUT</sub> calculation:

$$I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}}$$

The output capacitor voltage ripple can be calculated as follows:

$$\Delta V_{O} = \frac{V_{OUT}}{8LCfs^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC.

The charger device has internal loop compensation optimized for >20  $\mu$ F ceramic output capacitance. The preferred ceramic capacitor is 10 V rating, X7R or X5R.

#### **Power Supply Recommendations**

In order to provide an output voltage on SYS, the ET95601CX device requires a power supply between 3.9 V and 14.2 V input with at least 100 mA current rating connected to VBUS and a single-cell Li-lon battery with voltage  $> V_{BATUVLO}$  connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the charger to provide maximum output power to SYS.

#### **Application Curves**



<sup>14</sup> Rev 1.0

#### **Application Curves(Continued)**



<sup>5</sup> Rev 1.0

#### **Application Curves(Continued)**



#### Layout

#### **Layout Guidelines**

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see the picture) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the proper layout.

- 1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper trace connection or GND plane.
- 2. Place inductor input pin to SW pin as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 3. Put output capacitor near to the inductor and the device. Ground connections need to be tied to the IC ground with a short copper trace connection or GND plane.
- 4. Route analog ground separately from power ground. Connect analog ground and connect power ground separately. Connect analog ground and power ground together using thermal pad as the single ground connection point. Or using a  $0~\Omega$  resistor to tie analog ground to power ground.
- 5. Use single ground connection to tie charger power ground to charger analog ground. Just beneath the device. Use ground copper pour but avoid power pins to reduce inductive and capacitive noise coupling.
- 6. Place decoupling capacitors next to the IC pins and make trace connection as short as possible.
- 7. It is critical that the exposed thermal pad on the backside of the device package be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers.
- 8. Ensure that the number and sizes of vias allow enough copper for a given current path.

<sup>7</sup> Rev 1.0

## Layout Example



<sup>18</sup> Rev 1.0

## **Package Dimension**

#### QFN24



## **Revision History and Checking Table**

| Version | Date       | Revision Item    | Modifier | Function & Spec Checking | Package &<br>Tape<br>Checking |
|---------|------------|------------------|----------|--------------------------|-------------------------------|
| 1.0     | 2024-09-06 | Official Version | Chenzx   |                          |                               |
|         |            |                  |          |                          |                               |
|         |            |                  |          |                          |                               |
|         |            |                  |          |                          |                               |

<sup>20</sup> Rev 1.0